# 阅读申明 - 1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任何异议请及时告之,我们将妥善解决。 - 2.本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。 - 3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。 - 4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。 # **Read Statement** - 1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner. - 2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information. - 3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard. - 4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets" . ### 3-Pin Microprocessor Reset Circuits ### **Description** The FP6809 and FP6810 are cost-effective system supervisory circuits which are designed to monitor micro-processor voltage and $V_{\text{CC}}$ in digital systems. They provide a reset signal to the host processor when necessary. These circuits assert a reset signal whenever the $V_{\text{CC}}$ supply voltage declines below a preset threshold. They keep reset signal asserted for at least 140ms after $V_{\text{CC}}$ has risen above the reset threshold. The FP6809-N has an open-drain output stage which requires a pull-up resistor while FP6809-C and FP6810-C have push-pull outputs. The FP6809 has an active-low RESET output while the FP6810 has an active-high RESET output. The FP6809 and FP6810 are optimized to reject fast transient glitches on the $V_{\text{CC}}$ line. Low supply current makes these devices suitable for portable equipments. ### **Pin Assignments** S3 Package (SOT-23-3) Figure 1. Pin Assignment of FP6809/FP6810 #### **Features** - Precision Monitoring of Power-Supply Voltage - 140ms Guaranteed Minimum Reset Output Duration - Low Supply Current - V<sub>CC</sub> Transient Immunity - Small SOT-23-3 Package - No External Components - Guaranteed Reset Valid to V<sub>CC</sub>=1V - Available in Three Output Configurations Open-Drain RESET Output (FP6809-N) Push-Pull RESET Output (FP6809-C) Push-Pull RESET Output (FP6810-C) - RoHS Compliant #### **Applications** - Computer - Battery Powered Equipment - Microprocessor Power Supply Monitoring - Embedded System - Automotive ### **Ordering Information** Note1: Please consult Fitipower sales office or authorized distributors for availability of special reset voltages. #### **SOT-23-3 Marking (FP6809)** | Part Number | Product<br>Code | Part Number | Product<br>Code | |---------------|------------------------------------|-------------------------|-----------------| | FP6809-23NS3P | Cv | FP6809-23CS3P | CD | | FP6809-23NS3G | Cv= | FP6809-23CS3G | CD= | | FP6809-26NS3P | P6809-26NS3P <b>Cw</b> FP6809-26CS | | CE | | FP6809-26NS3G | Cw= | FP6809-26CS3G | CE= | | FP6809-29NS3P | Cx | FP6809-29CS3P | CF | | FP6809-29NS3G | Cx= | FP6809-29CS3G | CF= | | FP6809-31NS3P | FP6809-31NS3P <b>Cz</b> FP6809- | | CG | | FP6809-31NS3G | Cz= | FP6809-31CS3G | CG= | | FP6809-40NS3P | CA | FP6809-40CS3P | СН | | FP6809-40NS3G | CA= | FP6809-40CS3G | CH= | | FP6809-44NS3P | СВ | <b>CB</b> FP6809-44CS3P | | | FP6809-44NS3G | 4NS3G <b>CB=</b> FP6809-44CS3G | | CJ= | | FP6809-46NS3P | СС | FP6809-46CS3P | СК | | FP6809-46NS3G | CC= | FP6809-46CS3G | CK= | #### **SOT-23-3 Marking (FP6810)** | Part Number | Product<br>Code | Part Number | Product<br>Code | |---------------|-----------------|---------------|-----------------| | FP6810-23CS3P | CL | FP6810-31CS3G | CP= | | FP6810-23CS3G | CL= | FP6810-40CS3P | CR | | FP6810-26CS3P | СМ | FP6810-40CS3G | CR= | | FP6810-26CS3G | CM= | FP6810-44CS3P | CS | | FP6810-29CS3P | CN | FP6810-44CS3G | CS= | | FP6810-29CS3G | CN= | FP6810-46CS3P | СТ | | FP6810-31CS3P | СР | FP6810-46CS3G | CT= | # **Typical Application Circuit** Figure 2. Typical Application Circuit of FP6809/FP6810 # **Functional Pin Description** | Pin Name | Pin Function | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GND | Ground | | RESET (FP6809) | $\overline{\text{RESET}}$ Output remains low while $V_{CC}$ is below the reset threshold, and for at least 140ms after $V_{CC}$ rises above the reset threshold. | | RESET (FP6810) | RESET Output remains high while $V_{CC}$ is below the reset threshold, and for at least 140ms after $V_{CC}$ rises above the reset threshold. | | vcc | Supply Voltage | # **Block Diagram** Figure 3. Block Diagram of FP6809/FP6810 # **Absolute Maximum Ratings** | Supply Voltage (VCC to GND ) | -0.3V to +6V | |-----------------------------------------------------------------------------------------------|----------------------| | • RESET, RESET Voltage (Push-Pull) | -0.3 to (Vcc+0.3V) | | RESET Voltage (Open Drain) | -0.3V to (Vcc+0.3V) | | • Input Current, VCC | - 20mA | | Output Current, RESET, RESET | 20mA | | • Rate of Rise (VCC) | - 100V/μs | | • Power Dissipation @T <sub>A</sub> =25°C, SOT-23-3 (P <sub>D</sub> ) | +0.4W | | • Package Junction-to-Case Thermal Resistance SOT-23-3 (θ <sub>Jc</sub> ) | +150°C/W | | $\bullet$ Package Thermal Resistance SOT-23-3 $(\theta_{\text{JA}})$ | +250°C/W | | • Maximum Junction Temperature (T <sub>J</sub> ) | +150°C | | • Storage Temperature (T <sub>S</sub> ) | -65°C to +150°C | | • Lead Temperature (Soldering, 10s) (T <sub>LEAD</sub> ) | +260°C | | Note 2 : Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent de | amage to the device. | | | | # **Recommended Operating Conditions** - Supply Voltage (VCC to GND) -----++1.0V to +5.5V # **Electrical Characteristics** (V<sub>CC</sub>=full range, T<sub>A</sub>=25°C, unless otherwise specified.) | Parameter | Symbol | Conditions | Min | Тур. | Max | Unit | | |---------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------|---------|------|------|--------|--| | VCC Range | Vcc | | 1.0 | | 5.5 | V | | | Supply Current | Icc | V <sub>CC</sub> <5.5V, FP6846/44/40 | | 3 | | | | | | | V <sub>CC</sub> <3.6V, FP6823/26/29/31 | | 3 | | μΑ | | | | | FP6809-46/ FP6810-46 | 4.54 | 4.63 | 4.72 | | | | | | FP6809-44/ FP6810-44 | 4.29 | 4.38 | 4.47 | | | | | | FP6809-40/ FP6810-40 | 3.92 | 4.00 | 4.08 | | | | Reset Threshold | $V_{TH}$ | FP6809-31/ FP6810-31 | 3.02 | 3.08 | 3.14 | V - | | | | | FP6809-29/ FP6810-29 | 2.87 | 2.93 | 2.99 | | | | | | FP6809-26/ FP6810-26 | 2.58 | 2.63 | 2.68 | | | | | | FP6809-23/ FP6810-23 | 2.27 | 2.32 | 2.37 | | | | Reset Threshold T.C. (Note3) | | | | 30 | | ppm/°C | | | VCC to Reset Delay (Note3) | | V <sub>CC</sub> =V <sub>TH</sub> to (Vth-100mV) | | 20 | | μs | | | Reset Active Timeout Period | | | 140 | 240 | 560 | ms | | | RESET Output Voltage Low<br>(Push-Pull Active Low and<br>Open-Drain Active Low, | V <sub>OL</sub> | V <sub>CC</sub> =V <sub>TH</sub> min, I <sub>SINK</sub> =1.2mA,<br>FP6809-23/26/29/31 | | | 0.3 | | | | | | V <sub>CC</sub> =V <sub>TH</sub> min, I <sub>SINK</sub> =3.2mA,<br>FP6809-44/46 | | | 0.4 | V | | | FP6809) | | V <sub>CC</sub> >1.0V, I <sub>SINK</sub> =50μA | | | 0.3 | | | | RESET Output Voltage Low<br>(Push-Pull Active High,<br>FP6810) | V <sub>OL</sub> | V <sub>CC</sub> =V <sub>TH</sub> max, I <sub>SINK</sub> =1.2mA,<br>FP6809-23/26/29/31 | | | 0.3 | - V | | | | | V <sub>CC</sub> =V <sub>TH</sub> max, I <sub>SINK</sub> =3.2mA,<br>FP6809-44/46 | | | 0.4 | | | | RESET Output Voltage High<br>(Push-Pull Active Low,<br>FP6809) | V <sub>OH</sub> | V <sub>CC</sub> >V <sub>TH</sub> max, I <sub>SOURCE</sub> =500μA,<br>FP6809-23/26/29/31 | 0.8Vcc | | | | | | | | V <sub>CC</sub> >V <sub>TH</sub> max, I <sub>SOURCE</sub> =800μA,<br>FP6809-44/46 | Vcc-1.5 | | | V | | | RESET Output Voltage High<br>(Push-Pull Active High,<br>FP6810) | V <sub>OH</sub> | 1.8V <v<sub>CC<v<sub>TH Min, I<sub>SOURCE</sub>=150µA</v<sub></v<sub> | 0.8Vcc | | | V | | | RESET Open-Drain Output<br>Leakage Current (FP6809-N) | | V <sub>CC</sub> >V <sub>TH</sub> , RESET deasserted | | | 1 | μΑ | | Note 3: The specification is guaranteed by design, not production tested. # **Typical Performance Curves** Figure 4. Normalized Reset Threshold vs. Temperature Figure 5. Power-up Timeout vs. Temperature Figure 6. Power-Up RESET Timeout Waveforms; CH1: VCC CH2: RESET Figure 7. Power-Down RESET Delay Waveforms; CH1: VCC CH2: RESET Figure 8. Supply Current vs. Temperature Figure 9. Output Sinking Capability # **Typical Performance Curves (Continued)** Figure 10. Output Sourcing Capability ### **Application Information** The FP6809/FP6810 are supervisory circuits, monitoring critical voltages and asserting reset signal to the subsequent devices. The reset signal can start the microprocessor in a known state, avoiding code- execution errors during power-up, conditions. power-down, brownout or RESET(RESET) is guaranteed to be a logic low (high) for $V_{TH}$ > $V_{CC}$ >0.9V. Once $V_{CC}$ exceeds the threshold, an internal timer RESET(RESET) low (high) for the reset timeout. After this period, RESET(RESET) goes high (low). falls below the reset threshold. RESET(RESET) goes low (high) immediately. Whenever $V_{CC}$ drops below $V_{TH}$ , the internal timer resets to zero and $\overline{RESET}$ (RESET) goes low (high). The internal timer keeps activated only when $V_{CC} > V_{TH}$ , and $\overline{RESET}$ (RESET) remains low (high) for the reset timeout interval. #### **Negative-Going Vcc Transients** In addition to issuing a reset to microprocessor during power-up, power-down, and brownout conditions, FP6809/FP6810 are relatively immune to short-duration negative-going V<sub>CC</sub> transients Figure 11 shows typical transient (glitches). duration vs. reset comparator overdrive, for which the FP6809/ FP6810 do not generate a reset signal. The graph was generated using a negative-going pulse applied to V<sub>CC</sub>, as shown in Figure 12, starting 0.5V above the actual reset threshold and ending below it by the magnitude indicated (reset comparator overdrive). The graph indicates the maximum pulse width a negative-going V<sub>CC</sub> transient can have without causing a reset signal. As the reset comparator overdrive increases, the maximum allowable pulse width decreases. typical 0.1µF bypass capacitor mounted as close as possible to the VCC pin provides additional transient immunity. Figure 11. Maximum Transient Durations Without Causing a Reset Pulse vs. Reset Comparator Overdrive Figure 12. The VCC with Negative Going Transients ### **Application Information (Continued)** #### **Benefits of Highly Accurate Reset Threshold** Most microprocessor supervisor ICs have reset threshold voltages between 5% and 10% below the value of nominal supply voltages. This ensures a reset will not occur within 5% of the nominal supply, but will occur when supply is 10% below nominal. In other words, the reset is guaranteed to assert after the power supply falls out of regulation, but keeps inactive even when power is at the minimum specified operating voltage of the system ICs. #### Ensuring a Valid Reset Output Down to V<sub>CC</sub>=0 When $V_{CC}$ falls below 1V, the FP6809 no longer sinks current, it becomes an open circuit. Therefore, high-impedance CMOS logic inputs connected to RESET can drift to undetermined voltages. This presents no problem in most applications for microprocessor's inoperative condition with $V_{CC}$ below 1V. However, in applications where RESET must be valid down to 0V, adding a pull-down resistor to RESET causes stray leakage currents to flow to ground, providing some impedance between RESET and ground (Figure 13). R1 is recommended around $100k\Omega$ . Figure 13. RESET Valid to V<sub>CC</sub>=0V Circuit A 100k $\Omega$ pull-up resistor to $V_{CC}$ is also recommended for FP6810 if RESET is required to remain valid for $V_{CC}$ <1V. #### Interfacing to µPs with Bidirectional Reset Pins Since the RESET output of FP6809N is open drain, this device interfaces easily with $\mu P$ that has bidirectional reset pins. Connect the FP6809N's RESET output directly to the microcontroller's RESET pin with a single pull-up resistor allows either device to assert reset (Figure 14). Figure14. Interfacing to µPs with Bidirectional Reset I/O # **Outline Information** SOT-23-3 Package (Unit: mm) | SYMBOLS | DIMENSION IN MILLIMETER | | | | |---------|-------------------------|------|--|--| | UNIT | MIN | MAX | | | | Α | 0.90 | 1.45 | | | | A1 | 0.00 | 0.15 | | | | A2 | 0.90 | 1.30 | | | | В | 0.30 | 0.50 | | | | D | 2.80 | 3.00 | | | | E | 2.60 | 3.00 | | | | E1 | 1.50 | 1.70 | | | | е | 0.90 | 1.00 | | | | e1 | 1.80 | 2.00 | | | | L | 0.30 | 0.60 | | | ### **Carrier Dimensions** | Tape Size | Pocket Pitch | Reel Size (A) | | Reel Width | Empty Cavity | Units per Reel | |-----------|--------------|---------------|-----|------------|--------------|----------------| | (W1) mm | (P) mm | in | mm | (W2) mm | Length mm | | | 8 | 4 | 7 | 180 | 8.4 | 300~1000 | 3,000 | #### Life Support Policy Fitipower's products are not authorized for use as critical components in life support devices or other medical systems.