# 阅读申明

- 1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任何异议请及时告之,我们将妥善解决。
- 2.本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。
- 3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。
- 4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

- 1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.
- 2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.
- 3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.
- 4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".



#### DUAL 1 TO 8 BUFFALO™ CLOCK DRIVER

#### **MK74CB218B**

# **Description**

The MK74CB218B Buffalo™ is a monolithic CMOS high speed clock driver. It consists of two identical single input to eight low-skew output, non-inverting clock drivers. This eliminates concerns of part to part matching in many systems. The MK74CB218B is packaged in the tiny 28-pin SSOP, which uses the same board space as the narrow 16-pin SOIC. The inputs can be connected together for a 1 to 16 fanout buffer.

A quad 1 to 4, and PECL versions, are also available. Consult IDT for more details.

The MK74CB218B can also act as a voltage translator, since it is possible to run the inputs at 3.3 V and the outputs at 2.5 V.

#### **Features**

- Packaged as 28-pin SSOP (150 mil body)
- Available in Pb (lead) free package
- · Dual one input to eight output clock drivers
- · Outputs are skew matched to within 250 ps
- A outputs and B outputs matched to 250 ps
- 2.5 V or 3.3 V output voltages
- · Output Enable tri-states each bank of eight
- Clock speeds up to 200 MHz

NOTE: EOL for non-green parts to occur on 5/13/10 per PDN U-09-01

## **Family of IDT Parts**

The MK74CB218B Buffalo™ is designed to be used with IDT's clock synthesizer devices. The inputs of the Buffalo are matched to the outputs of IDT clock synthesizers. Consult IDT for applications support.

# **Block Diagram**



# **Pin Assignment**



#### **Suggested Layout**



**NOTE:** 33 ohm series termination resistors for each output are essential for operation.

For simplicity, series termination resistors are not shown for the outputs, but should be placed as close to the device as possible. It is most critical to have the 0.01  $\mu$ F decoupling capacitors closest.









# **Pin Descriptions**

| Pin<br>Number | Pin<br>Name   | Pin<br>Type | Pin Description                                                                              |  |  |  |
|---------------|---------------|-------------|----------------------------------------------------------------------------------------------|--|--|--|
| 1             | INA           | Input       | Clock input for eight A outputs.                                                             |  |  |  |
| 2, 3, 4       | QA0, QA1, QA2 | Output      | Clock A outputs.                                                                             |  |  |  |
| 5, 6          | VDDA          | Power       | wer supply for QA outputs. Connect to a voltage from 2.5 V to VDD. Cannot exceed D.          |  |  |  |
| 7, 8          | QA3, QA4      | Output      | Clock A outputs.                                                                             |  |  |  |
| 9, 10         | GND           | Power       | Connect to ground.                                                                           |  |  |  |
| 11, 12, 13    | QA5, QA6, QA7 | Output      | Clock A outputs.                                                                             |  |  |  |
| 14            | OE            | Input       | Output Enable. Tri-states all clock outputs when this input is low. Internal pull-up to VDD. |  |  |  |
| 15            | VDD           | Power       | Power supply for inputs.                                                                     |  |  |  |
| 16, 17, 18    | QB7, QB6, QB5 | Output      | Clock B outputs.                                                                             |  |  |  |
| 19, 20        | GND           | Power       | Connect to ground.                                                                           |  |  |  |
| 21, 22        | QB4, QB3      | Output      | Clock B outputs.                                                                             |  |  |  |
| 23, 24        | VDDB          | Power       | Power supply for QB outputs. Connect to a voltage from 2.5 V to VDD. Cannot exceed VDD.      |  |  |  |
| 25, 26, 27    | QB2, QB1, QB0 | Output      | Clock B outputs.                                                                             |  |  |  |
| 28            | INB           | Input       | Clock input for eight B outputs.                                                             |  |  |  |

# **Maximum Speed**

The maximum speed at which the chip can operate is limited by the power dissipation in the package. Graph 1 shows the operating frequency plotted against load capacitance per pin for a die temperature of  $125^{\circ}$ C. This is at VDD = VDDA = VDDB = 3.3 V,  $70^{\circ}$ C and with  $33\Omega$  series termination resistors. The termination resistors are essential because they allow a large proportion of the total power dissipated outside the package. Reducing or eliminating the series termination will cause an increase in die temperature. It is not recommended to operate the chip at die temperatures greater than  $125^{\circ}$ C. Also note that the load capacitance per pin must include PC board parasitics such as trace capacitance.

If not all outputs of the chip are used, it is possible to operate the chip faster with larger loads. Consult IDT for your specific requirement.



Maximum Speed with all VDDs at 3.3V

# **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the MK74CB218B. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Item                                       | Rating                     |
|--------------------------------------------|----------------------------|
| Supply Voltage, VDD (referenced to GND)    | 5.2 V                      |
| All Inputs and Outputs (referenced to GND) | -0.5 V to VDD+0.5 V        |
| Ambient Operating Temperature              | 0 to +70° C                |
| Storage Temperature                        | -65° C to 150° C           |
| Soldering Temperature                      | 260°C (max. of 20 seconds) |

### **DC Electrical Characteristics**

Unless stated otherwise, VDD = 3.3 V ±10%

| Parameter                | Symbol          | Conditions                               | Min.    | Тур. | Max.    | Units |
|--------------------------|-----------------|------------------------------------------|---------|------|---------|-------|
| Operating Voltage        | VDD             |                                          | 3.0     | 3.3  | 3.6     | V     |
| Operating Voltage        | VDDA or VDDB    |                                          | 2.375   |      | VDD     | V     |
| Operating Supply Current | IDD             | At 100 MHz, No load                      |         | 55   |         | mA    |
| Input High Voltage       | V <sub>IH</sub> | INA, INB pins                            | 0.65VDD |      |         | V     |
| Input Low Voltage        | V <sub>IL</sub> | INA, INB pins                            |         |      | 0.35VDD | V     |
| Input High Voltage       | V <sub>IH</sub> | OE pin                                   | 2.0     |      |         | V     |
| Input Low Voltage        | V <sub>IL</sub> | OE pin                                   |         |      | 0.8     | V     |
| Output High Voltage      | V <sub>OH</sub> | I <sub>OH</sub> = -12 mA                 | VDD-0.4 |      |         | V     |
| Output High Voltage      | V <sub>OH</sub> | I <sub>OH</sub> = -25 mA                 | 2.4     |      |         | V     |
| Output Low Voltage       | V <sub>OL</sub> | I <sub>OL</sub> = 25 mA                  |         |      | 0.8     | V     |
| Output High Voltage      | V <sub>OH</sub> | VDD = 2.5 V,<br>I <sub>OH</sub> = -16 mA | 2       |      |         | V     |
| Output Low Voltage       | V <sub>OL</sub> | VDD = 2.5 V,<br>I <sub>OL</sub> = 16 mA  |         |      | 0.5     | V     |
| Output Impedance         |                 |                                          |         | 14   |         | Ω     |
| Short Circuit Current    |                 | Each output,<br>VOUT=GND or VDD          |         | 100  |         | mA    |
| Input Capacitance        | C <sub>IN</sub> |                                          |         | 7    |         | pF    |
| On-chip Pull-up Resistor | R <sub>PU</sub> | OE                                       |         | 250  |         | kΩ    |

Note: Short circuits may be applied indefintely, but only one output may be shorted at a time to prevent exceeding the power dissipation rating of this package.

## **AC Electrical Characteristics**

Unless stated otherwise, VDD = 3.3 V ±10%

| Parameter                     | Symbol          | Conditions                                        | Min. | Тур. | Max. | Units |
|-------------------------------|-----------------|---------------------------------------------------|------|------|------|-------|
| Input Clock Frequency         | F <sub>IN</sub> | Note 3                                            | 0    |      | 200  | MHz   |
| Propagation Delay, 3.3 V      |                 | With load = 15 pF                                 |      | 3    | 6    | ns    |
| Propagation Delay, 4.8 V      |                 |                                                   |      |      |      |       |
| Output Clock Rise Time        |                 | 20% to 80%, C <sub>L</sub> =10 pF                 |      | 1    | 2    | ns    |
| Output Clock Rise Time        |                 | VDD = 2.5 V, 20% to<br>80%, C <sub>L</sub> =10 pF |      | 1    | 2    | ns    |
| Output Clock Fall Time        |                 | 80% to 20%, C <sub>L</sub> =10 pF                 |      | 1    | 2    | ns    |
| Output Clock Fall Time        |                 | VDD = 2.5 V, 80% to 20%, C <sub>L</sub> =10 pF    |      | 1    | 2    | ns    |
| Output Duty Cycle             |                 | VDD = 3.3 V or 2.5 V,<br>C <sub>L</sub> =10 pF    | 40   | 50   | 60   | %     |
| Output Clock Rising Edge Skew |                 | At VDD/2, Note 1                                  |      | 100  | 250  | ps    |
| Output Clock A to B Skew      |                 | At VDD/2, Note 2                                  |      | 100  | 250  | ps    |
| Output Enable Time            |                 | OE high to output on                              |      |      | 20   | ns    |
| Output Disable Time           |                 | OE low to tri-state                               |      |      | 20   | ns    |

#### Notes:

- 1. Between any two A outputs, or any two B outputs, with equal loading.
- 2. Between any clock A output and any clock B output with INA connected to INB, and equal loading.
- 3. See discussion and graph of speed versus load.

## **Thermal Characteristics**

| Parameter                           | Symbol        | Conditions     | Min. | Тур. | Max. | Units |
|-------------------------------------|---------------|----------------|------|------|------|-------|
| Thermal Resistance Junction to      | $\theta_{JA}$ | Still air      |      | 100  |      | ° C/W |
| Ambient                             | $\theta_{JA}$ | 1 m/s air flow |      | 80   |      | ° C/W |
|                                     | $\theta_{JA}$ | 3 m/s air flow |      | 67   |      | ° C/W |
| Thermal Resistance Junction to Case | $\theta_{JC}$ |                |      | 60   |      | ° C/W |

## Package Outline and Package Dimensions (28-pin SSOP, 150 mil Body)

Package dimensions are kept current with JEDEC Publication No. 95, MO-153



# **Ordering Information**

| Part / Order Number | Marking      | Shipping Packaging | Package     | Temperature |
|---------------------|--------------|--------------------|-------------|-------------|
| MK74CB218BR*        | MK74CB218BR  | Tubes              | 28-pin SSOP | 0 to +70° C |
| MK74CB218BRTR*      | MK74CB218BR  | Tape and Reel      | 28-pin SSOP | 0 to +70° C |
| MK74CB218BRLF       | MK74CB218BRL | Tubes              | 28-pin SSOP | 0 to +70° C |
| MK74CB218BRLFTR     | MK74CB218BRL | Tape and Reel      | 28-pin SSOP | 0 to +70° C |

<sup>\*</sup>NOTE: EOL for non-green parts to occur on 5/13/10 per PDN U-09-01

### Parts that are ordered with a "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

# Innovate with IDT and accelerate your future networks. Contact:

www.IDT.com

For Sales

800-345-7015 408-284-8200

Fax: 408-284-2775

For Tech Support

www.idt.com/go/clockhelp

#### **Corporate Headquarters**

Integrated Device Technology, Inc. www.idt.com

