## 阅读申明

- 1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任何异议请及时告之,我们将妥善解决。
- 2.本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。
- 3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。
- 4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

- 1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.
- 2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.
- 3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.
- 4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets" .



## Low Noise LVDS Clock Generator with VCXO

## **Features**

Output: 216 MHz Output ClockInput: External 27 MHz Crystal

■ Differential LVDS Output with 2x Drive to Drive Two Loads

■ VCXO gives 230 ppm Minimum Pull Range

■ Low RMS Phase Jitter (12 kHz-20 MHz): 1.3 ps Typical

■ Low Phase Noise

■ Fully Integrated Low Noise Phase Locked Loop (PLL)

■ Excellent Voltage-to-Frequency Linearity

■ Supply Voltage: 3.3V

■ Pb-free 16-Pin TSSOP Package

## Description

The CY2VC521-2 is a PLL-based clock generator with VCXO control and very low output jitter. When the user connects a fundamental mode 27 MHz crystal, this device generates a 216 MHz output clock. The CY2VC521-2 has one LVDS output pair tuned to drive two standard LVDS loads and operates from a single 3.3V power supply.

The VIN pin is an analog input that enables the user to pull the output frequency. The pullability range is at least 230 ppm (±115 ppm).

Unlike conventional VCXO designs, the output frequency adjustment is not achieved by adjusting capacitance at the pins of the crystal. Instead, a proprietary PLL design is used. This permits the use of a standard 27 MHz crystal. A special "pullable" crystal is neither required nore recommended.





## **Pinout**

Figure 1. Pin Diagram - 16-Pin TSSOP



Table 1. Pin Definitions - 16-Pin TSSOP

| Pin         | Name      | Туре         | Description                                                                                                                                                                                             |  |
|-------------|-----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1           | XIN       | Crystal      | Oscillator Input: Connect a 27 MHz crystal between XIN and XOUT                                                                                                                                         |  |
| 16          | XOUT      | Crystal      | Oscillator Output: Connect a 27 MHz crystal between XIN and XOUT                                                                                                                                        |  |
| 5           | VIN       | Analog Input | VCXO Control Voltage: VIN has a positive control slope, meaning that increasing the voltage on VIN causes the output frequency to increase. The nominal output frequency is determined when VIN = 1.65V |  |
| 13, 14      | CLK#, CLK | LVDS Output  | ifferential output clock                                                                                                                                                                                |  |
| 9           | SEL       | CMOS Input   | Select: Hold this pin LOW for normal operation                                                                                                                                                          |  |
| 11, 15      | NC        | _            | No Connect: NC pins are not connected to the die                                                                                                                                                        |  |
| 2, 3, 4, 10 | VDD       | _            | 3.3V power supply                                                                                                                                                                                       |  |
| 6, 7, 8, 12 | VSS       | _            | Ground                                                                                                                                                                                                  |  |



## Frequency Table

| Inputs               | Output Frequency (MHz) |                         |  |
|----------------------|------------------------|-------------------------|--|
| Xtal Frequency (MHz) | PLL Multiplier Value   | Output Frequency (WITZ) |  |
| 27                   | 8                      | 216                     |  |

## VCXO and VIN

The output frequency of the device is adjusted over a limited range by use of the VCXO feature. This feature is typically used to phase and frequency lock to a separate reference clock. The frequency is controlled by the analog voltage on the VIN pin. The nominal output frequency is generated when VIN = 1.65V. As the voltage on VIN is increased, the output frequency increases. The voltage range for VIN is from 0V ( $V_{SS}$ ) to  $V_{DD}$ .

## **Application Information**

### **Power Supply Filtering Techniques**

As in any high speed analog circuitry, noise on the power supply pins degrade device performance. For general power plane decoupling, make certain there is at least one tantalum capacitor (~5 to 10  $\mu F)$  in the general vicinity of this device. Additionally, ensure one or two multi-layer ceramic chip capacitors (0.01 or 0.1  $\mu F)$  is located as close as possible to the power and ground pins of the device. Make certain to optimize the layout to minimize power and ground inductance and to locate the capacitor as close to the device pins as possible.

### **Termination for LVDS Output**

Use a  $100\Omega$  terminating resistor to terminate CLK and CLK# with two parallel differential traces split near the driver; connect the resistors between each pair near the receiver. This is shown in the following figure.

Figure 2. LVDS Output Termination



## **Crystal Input Interface**

The CY2VC521-2 is designed for use with a 14 pF parallel resonant crystal. This assumes 2 pF of board capacitance on each crystal signal traces, plus 26 pF internally on both the XIN and XOUT pins. The crystal is required to meet the parameters shown in "Crystal Characteristics" on page 4. Because the frequency pulling function is implemented inside the PLL, there are no additional requirements placed on the crystal for pullability.

The design may require external trimming capacitors if the crystal has C<sub>I</sub> greater than 14 pF, depending on the layout.

#### **VIN Control**

Figure 3 shows a typical VCXO control curve for the CY2VC521-2. The conditions are 25°C,  $V_{DD}$ =3.3V, crystal  $C_L$ =13 pF, and board capacitance on XIN and XOUT traces of 3.5 pF each. Note that the internal capacitance measured on the XIN and XOUT pins is approximately 26 pF.

In this case the curve is not centered (0 ppm at VIN=V<sub>DD</sub>/2) because the capacitive loading on the crystal is too high, which causes it to oscillate slower than its nominal frequency. When the crystal is capacitively loaded as specified ( $C_L$ ), it oscillates at its specified frequency, and the VCXO control curve is nominally centered. Such changes in the crystal oscillation frequency result in a vertical shift of the curve. The slope and linearity of the curve are independent of the crystal characteristics.

Figure 3. Typical VCXO Control Curve





## **Absolute Maximum Conditions**

| Parameter                      | Description                             | Condition                   | Min  | Max                  | Unit |
|--------------------------------|-----------------------------------------|-----------------------------|------|----------------------|------|
| $V_{DD}$                       | Supply Voltage                          |                             | -0.5 | 4.4                  | V    |
| $V_{IN}^{[1]}$                 | Input Voltage, DC                       | Relative to V <sub>SS</sub> | -0.5 | V <sub>DD</sub> +0.5 | V    |
| T <sub>S</sub>                 | Temperature, Storage                    | Non Operating               | -65  | 150                  | °C   |
| $T_J$                          | Temperature, Junction                   |                             | _    | 135                  | °C   |
| ESD <sub>HBM</sub>             | ESD Protection (Human Body Model)       | JEDEC STD 22-A114-B         | 2000 | _                    | V    |
| UL-94                          | Flammability Rating                     | At 1/8 in.                  | V-0  |                      |      |
| Θ <sub>JA</sub> <sup>[5]</sup> | Thermal Resistance, Junction to Ambient | 0 m/s airflow               | 84   |                      | °C/W |
|                                |                                         | 1 m/s airflow               | 7    | 9                    |      |
|                                |                                         | 2.5 m/s airflow             | 7    | 6                    |      |

## **Operating Conditions**

| Parameter       | Description                                                                           |      | Тур | Max  | Unit |
|-----------------|---------------------------------------------------------------------------------------|------|-----|------|------|
| $V_{DD}$        | Supply Voltage Range                                                                  | 3.15 | 3.3 | 3.45 | V    |
| T <sub>PU</sub> | Power up time for $V_{DD}$ to reach $V_{DD}$ (min). (Ensure power ramp is monotonic.) | 0.05 | _   | 500  | ms   |
| T <sub>A</sub>  | Ambient Temperature                                                                   | 0    | _   | 70   | °C   |

## **Crystal Characteristics**

| Parameter      | Description                  | Min         | Тур | Max | Unit |
|----------------|------------------------------|-------------|-----|-----|------|
|                | Mode of Oscillation          | Fundamental |     |     |      |
| F              | Frequency                    | _           | 27  | _   | MHz  |
| C <sub>L</sub> | Load Capacitance             | _           | 14  | _   | pF   |
| ESR            | Equivalent Series Resistance | _           | _   | 50  | Ω    |
| C <sub>S</sub> | Shunt Capacitance            | _           | _   | 7   | pF   |

## **DC Electrical Characteristics**

| Parameter                            | Description                                   | Condition                   | Min                 | Тур  | Max                 | Unit |
|--------------------------------------|-----------------------------------------------|-----------------------------|---------------------|------|---------------------|------|
| I <sub>DD</sub> [3]                  | Power Supply Current                          | Outputs on and terminated   | _                   | _    | 120                 | mA   |
| $V_{OD}$                             | LVDS Differential Output Voltage              |                             | 247                 | 350  | 454                 | mV   |
| $\Delta V_{OD}$                      | LVDS V <sub>OD</sub> Magnitude Change         |                             | -50                 | _    | 50                  | mV   |
| Vos                                  | LVDS Offset Output Voltage                    |                             | 1.125               | 1.25 | 1.375               | mV   |
| $\Delta V_{OS}$                      | LVDS V <sub>OS</sub> Magnitude Change         |                             | -25                 | _    | 25                  | mV   |
| V <sub>IH</sub>                      | Input High Voltage, SEL                       |                             | 0.7*V <sub>DD</sub> | _    | -                   | V    |
| $V_{IL}$                             | Input Low Voltage, SEL                        |                             | _                   | _    | 0.3*V <sub>DD</sub> | V    |
| I <sub>IH</sub>                      | Input High Current, SEL                       | SEL = V <sub>DD</sub>       | _                   | _    | 10                  | μΑ   |
| I <sub>IL</sub>                      | Input Low Current, SEL                        | SEL = V <sub>SS</sub>       | _                   | _    | 20                  | μΑ   |
| C <sub>IN</sub> <sup>[5]</sup>       | Input Capacitance, SEL                        |                             | _                   | 4    | _                   | pF   |
| $V_{VIN}$                            | VIN Input Voltage                             |                             | 0                   | _    | $V_{DD}$            | V    |
| I <sub>VIN</sub>                     | VIN Input Current                             | $V_{SS} \le VIN \le V_{DD}$ | -10                 | _    | 60                  | μΑ   |
| INL <sub>VIN</sub> <sup>[4, 5]</sup> | VIN to F <sub>OUT</sub> Integral Nonlinearity | $V_{SS} \le VIN \le V_{DD}$ | _                   | 1    | _                   | %    |

#### Notes

- The voltage on any input or output pin cannot exceed the power pin during power up.
   Simulated using Apache Sentinel TI software. The board is derived from the JEDEC multilayer standard. It measures 76 x 114 x 1.6 mm and has 4-layers of copper (2/1/1/2 oz.). The internal layers are 100% copper planes, while the top and bottom layers have 50% metalization. No vias are included in the model
   I<sub>DD</sub> includes ~8 mA of current that is dissipated externally in the output termination resistors.
   Not 100% tested, guaranteed by design and characterization.
   Integral nonlinearity is defined in IEEE Standard 1241-2000.

Document Number: 001-15599 Rev. \*E

Page 4 of 9



## AC Electrical Characteristics<sup>[4, 6]</sup>

| Parameter                                      | Description                | Test Conditions                                                                                                      | Min  | Тур  | Max | Unit   |
|------------------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------|------|------|-----|--------|
| F <sub>OUT</sub>                               | Output Frequency           |                                                                                                                      | _    | 216  | _   | MHz    |
| PR                                             | Pull Range                 | $VIN = V_{DD}$ to $V_{SS}$ , relative to frequency at $VIN = 1.65V$ , across operating temperature and voltage range | ±115 | _    | _   | ppm    |
| T <sub>R</sub> , T <sub>F</sub> <sup>[7]</sup> | Output Rise and Fall Times | 20% and 80% of swing between steady state levels                                                                     | _    | -    | 0.5 | ns     |
| T <sub>J</sub>                                 | Period Jitter, RMS         |                                                                                                                      | _    | 7    | _   | ps     |
| T <sub>Jitter(\phi)</sub>                      | RMS Phase Jitter (Random)  | 216 MHz carrier, integrated 12 kHz-20 MHz                                                                            | _    | 1.3  | _   | ps     |
| PN                                             | Phase Noise                | 1 kHz offset from 216 MHz carrier                                                                                    | _    | -95  | _   | dBc/Hz |
|                                                |                            | 10 kHz offset from 216 MHz carrier                                                                                   | _    | -120 | _   | dBc/Hz |
|                                                |                            | 100 kHz offset from 216 MHz carrier                                                                                  | _    | -127 | _   | dBc/Hz |
|                                                |                            | 1 MHz offset from 216 MHz carrier                                                                                    | _    | -123 | _   | dBc/Hz |
|                                                |                            | 10 MHz offset from 216 MHz carrier                                                                                   | -    | -130 | _   | dBc/Hz |
| T <sub>DC</sub> <sup>[8]</sup>                 | Duty Cycle                 | Measured at zero crossing point                                                                                      | 45   | 50   | 55  | %      |
| T <sub>LOCK</sub>                              | Start-up Time              | Time for CLK to reach valid frequency measured from the time $V_{DD} = V_{DD}$ (min.)                                | -    | _    | 5   | ms     |

6. Outputs are terminated with 50Ω between CLK and CLK#. Refer to Figure 2 on page 3.
7. Refer to Figure 6 on page 6.
8. Refer to Figure 7 on page 6.



## **Parameter Measurements**

Figure 4. Output Voltage Swing



Figure 5. Output Offset Voltage



Figure 6. Output Rise and Fall Time



Figure 7. Output Duty Cycle/Pulse Width/Period





## **Ordering Information**

| Part Number    | Package Description          | Product Flow           |  |
|----------------|------------------------------|------------------------|--|
| Pb-Free        |                              |                        |  |
| CY2VC521ZXC-2  | 16-Pin TSSOP                 | Commercial, 0° to 70°C |  |
| CY2VC521ZXC-2T | 16-Pin TSSOP - Tape and Reel | Commercial, 0° to 70°C |  |

## **Package Drawings and Dimensions**

Figure 8. 16-Pin TSSOP 4.40 MM Body



DIMENSIONS IN MMCINCHES) MIN. MAX.

REFERENCE JEDEC MO-153

PACKAGE WEIGHT 0.05gms

| PART #   |                |  |  |  |  |
|----------|----------------|--|--|--|--|
| Z16.173  | STANDARD PKG.  |  |  |  |  |
| ZZ16.173 | LEAD FREE PKG. |  |  |  |  |





51-85091 \*B



## **Document History Page**

| REV. | ECN NO. | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                    |
|------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 1285703 | See ECN            | JWK/ARI            | New datasheet Created from 001-06436 Edited data sheet for template compliance                                                                                                                                                                                                                           |
| *A   | 2669117 | 3/5/2009           | KVM/AESA           | Removed MSL spec IIL changed from 100 μA to 20 μA Changed phase noise values Replaced jitter with phase jitter in Features list Changes to VOD specs Change I <sub>IVIN</sub> max from 50uA to 60uA; added min value Changed junction temp from 125°C to 135°C Changed Data Sheet Status to Final        |
| *B   | 2697706 | 04/20/2009         | KVM/PYRS           | Added VCXO Control Curve figure and text                                                                                                                                                                                                                                                                 |
| *C   | 2705609 | 05/15/2009         | KVM/AESA           | Corrected part numbers in Ordering Information table Added phase jitter spec to AC Electrical table, and added conditions to the phase jitter claim in the features section of page 1 Formatting improvements Corrected conditions for ESD                                                               |
| *D   | 2768029 | 09/18/2009         | KVM                | Change parameter name I <sub>IVIN</sub> to I <sub>VIN</sub> Change parameter LIN to INL <sub>VIN</sub> , add note to definition INL <sub>VIN</sub> & C <sub>IN</sub> reference note: not 100% tested Change T <sub>LOCK</sub> max from 10 ms to 5 ms Change part number CY2VC521ZXCT-2 to CY2VC521ZXC-2T |
| *E   | 2905106 | 05/14/10           | KVM                | Updated package diagram.                                                                                                                                                                                                                                                                                 |



## Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc

Memory cypress.com/go/memory
Optical & Image Sensing cypress.com/go/image
PSoC cypress.com/go/psoc
Touch Sensing cypress.com/go/touch
USB Controllers cypress.com/go/USB
Wireless/RF cypress.com/go/wireless

#### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2007-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-15599 Rev. \*E Revised May 14, 2010 Page 9 of 9