## 阅读申明

- 1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任何异议请及时告之,我们将妥善解决。
- 2.本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。
- 3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。
- 4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

- 1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.
- 2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.
- 3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.
- 4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets" .

# PLL frequency synthesizer for tuners BU2624AF

The BU2624AF is a PLL frequency synthesizer IC designed for use in car stereos, high-fidelity audio systems, and CD radio cassettes.

Featuring low current dissipation, low superfluous radiation, two frequency measurement counter systems, and two phase comparison outputs, this chip is ideal for high-performance multi-band systems.

### Applications

Car stereos, high-fidelity audio systems, radio cassettes, receivers, and other frequency generating devices

### Features

- Built-in high-speed prescaler can divide 130MHzVCO.
- Low current dissipation (during operation: 6.0mA, PLL OFF: 300μA Typ.)
- 3) Seven standard frequencies: 50kHz, 25kHz, 12.5kHz, 10kHz, 9kHz, 5kHz, and 1kHz.
- 4) Two counters for intermediate frequency detection

- 5) Unlock detection circuit
- 6) Five output ports (open drain)
- 7) SD input port
- 8) Two charge pump outputs
- 9) Serial data input (CE, CK, DA)
- 10) Control of phase comparison output

### •Absolute maximum ratings (Ta = $25^{\circ}$ C)

| Parameter                | Symbol           | Limits                    | Unit | Conditions               |
|--------------------------|------------------|---------------------------|------|--------------------------|
| Power supply voltage     | <b>V</b> DD      | <b>−0.3∼+7.0</b>          | ٧    | VDD                      |
| Maximum input voltage 1  | V <sub>IN1</sub> | <b>−0.3∼+7.0</b>          | ٧    | CE,CK,DA,SD              |
| Maximum input voltage 2  | V <sub>IN2</sub> | -0.3~V <sub>DD</sub> +0.3 | ٧    | XIN,FMIN,AMIN,IF1,IF2,SD |
| Maximum output voltage 1 | Vout1            | −0.3~+10.0                | ٧    | P0, P1, P2, P3, P4, CD   |
| Maximum output voltage 2 | Vout2            | -0.3~V <sub>DD</sub> +0.3 | V    | PD1, PD2, XOUT           |
| Maximum output current   | Іоит             | 0~4.0                     | mA   | P0, P1, P2, P3, P4, CD   |
| Power dissipation        | Pd               | 450*                      | mW   |                          |
| Operating temperature    | Topr             | <b>−40~+85</b>            | °C   |                          |
| Storage temperature      | Tstg             | <b>−55</b> ~ <b>+125</b>  | °C   |                          |

<sup>\*</sup> Reduced by 0mW for each increase in Ta of 1  $\!\!\!^{\circ}$  over 25  $\!\!\!^{\circ}$  .

### • Recommended operating conditions (Ta = 25°C)

| Parameter            | Symbol          | Min. | Тур. | Max. | Unit |
|----------------------|-----------------|------|------|------|------|
| Power supply voltage | V <sub>DD</sub> | 4.0  | _    | 6.0  | V    |

### Block diagram



### Pin descriptions

| Pin No. | Symbol      | Pin name                | Function                                                                                                  | 1/0            |  |
|---------|-------------|-------------------------|-----------------------------------------------------------------------------------------------------------|----------------|--|
| 1       | XOUT        | - Crystal oscillation   | For generation of standard frequency and internal clock.                                                  | OUT            |  |
| 2       | XIN         | Orystal Oscillation     | Connected to 7.2 MHz crystal resonator.                                                                   | IN             |  |
| 3       | CE          | Chip enable             | When CE is H, DA (which is generated when CK starts)                                                      |                |  |
| 4       | СК          | Clock signal            | goes to the internal shift register, and is latched according to the timing of CE shutdown. Also, output  | IN             |  |
| 5       | DA          | Serial data             | data is generated from the CD terminal when CK starts up.                                                 |                |  |
| 6       | CD          | Count data              | Frequency data and unlock data are output.                                                                |                |  |
| 7       | P0          |                         |                                                                                                           |                |  |
| 8       | P1          | 0.45.45                 | Constrailed on the basis of innut date                                                                    | Nch open drain |  |
| 9       | P3          | Output port             | Controlled on the basis of input data.                                                                    |                |  |
| 10      | P4          |                         |                                                                                                           |                |  |
| 11      | PD2         | Phase comparison output | Operates in the same ways as PD1                                                                          | 3-state        |  |
| 12      | SD          | Input port              | Output to the CD.                                                                                         | Schmidt input  |  |
| 13      | IF2         | IF2 input               | Intermediate frequency input                                                                              | IN             |  |
| 14      | IF1         | IF1 input               | Selected on the basis of input data.                                                                      | IIN            |  |
| 15      | P2          | Output port             | Controlled on the basis of input data.                                                                    | Nch open drain |  |
| 16      | AMIN        | AM input                | Local input for AM                                                                                        | IN             |  |
| 17      | FMIN        | FM input                | Local input for FM                                                                                        | IN             |  |
| 18      | <b>V</b> DD | Power supply            | Power supply, with 4.0V to 6.0V applied voltage.                                                          |                |  |
| 19      | PD1         | Phase comparison output | High level when value obtained by dividing local output is higher than standard frequency. Low level when | 3-state        |  |
| 20      | Vss         | GROUND                  | value is lower. High impedance when value is same.                                                        |                |  |



●Electrical characteristics (unless otherwise noted, Ta = 25°C, VDD = 5.0V)

| Parameter                    | Symbol           | Min.                   | Тур.                    | Max.   | Unit             | Conditions                                                          |  |  |
|------------------------------|------------------|------------------------|-------------------------|--------|------------------|---------------------------------------------------------------------|--|--|
| Power supply current 1       | IDD1             | _                      | 6.0                     | 10.0   | mA               | FM <sub>IN</sub> =130MHz, 100mV <sub>rms</sub>                      |  |  |
| Quiescent current            | IDD2             | _                      | 0.3                     | 1.0    | mA               | No input, PLL=OFF                                                   |  |  |
| Input high level voltage     | ViH              | 0.8Vpp                 | _                       | _      | ٧                | CE, CK, DA, SD                                                      |  |  |
| Input low level voltage      | VIL              | _                      | _                       | 0.2VDD | ٧                | CE, CK, DA, SD                                                      |  |  |
| Input high level current 1   | Іінт             | _                      | _                       | 1.0    | μΑ               | CE, CK, DA, SD VIN=VDD                                              |  |  |
| Input high level current 2   | I <sub>IH2</sub> | _                      | 0.3                     | _      | μΑ               | XIN VIN=VDD                                                         |  |  |
| Input high level current 3   | Іінз             | _                      | 6.0                     | _      | μΑ               | FMIN, AMIN, IF1, IF2 VIN=VDD                                        |  |  |
| Input low level current 1    | [IL1             | -1.0                   | _                       | _      | μΑ               | CE, CK, DA, SD Vin=Vss                                              |  |  |
| Input low level current 2    | l11.2            | _                      | -0.3                    | _      | μΑ               | XIN Vin=Vss                                                         |  |  |
| Input low level current 3    | Ішз              | _                      | -0.6                    | _      | μΑ               | FMIN, AMIN, IF1, IF2 Vin=Vss                                        |  |  |
| Output low level voltage 1   | V <sub>OL1</sub> | _                      | 0.2                     | 0.5    | ٧                | P0, P1, P2, P3, P4, CD lo=1.0mA                                     |  |  |
| Off level leakage current 1  | loff1            | _                      | _                       | 1.0    | μΑ               | P0, P1, P2, P3, P4, CD Vo=10V                                       |  |  |
| Output low level voltage 2   | Vol2             | _                      | _                       | 0.3    | V                | FMIN, AMIN, IF1, IF2 IOUT=0.1mA                                     |  |  |
| Output high level voltage    | Vон              | V <sub>DD</sub><br>1.0 | V <sub>DD</sub><br>0.25 | _      | ٧                | PD1, PD2 lout=-1.0mA                                                |  |  |
| Output low level voltage 3   | Vol3             | _                      | 0.15                    | 1.0    | ٧                | PD1, PD2 lout=1.0mA                                                 |  |  |
| Off level leakage current 2  | loff2            | _                      | _                       | 100    | nA               | PD1, PD2 Vout=Vpb                                                   |  |  |
| Off level leakage current 3  | loff3            | -100                   | _                       | _      | nA               | PD1, PD2 Vout=Vss                                                   |  |  |
| Internal feedback resistor 1 | R <sub>F1</sub>  | _                      | 10                      | _      | МΩ               | XIN                                                                 |  |  |
| Internal feedback resistor 2 | R <sub>F2</sub>  | _                      | 500                     | _      | kΩ               | FMIN, AMIN, IF1, IF2                                                |  |  |
| Input frequency 1            | FIN1             | _                      | 7.2                     | _      | MHz              | XIN, Sine wave, C coupling                                          |  |  |
| Input frequency 2            | FIN2             | 10                     | _                       | 130    | MHz              | FMIN, Sine wave, C coupling V <sub>IN</sub> =50mV <sub>rms</sub>    |  |  |
| Input frequency2-1           | FIN2-1           | 20                     | _                       | 180    | MHz              | FMIN, Sine wave, C coupling V <sub>IN</sub> =100mV <sub>rms</sub>   |  |  |
| Input frequency 3            | Fins             | 0.5                    | _                       | 30     | MHz              | AMIN, Sine wave, C coupling V <sub>IN</sub> =70mV <sub>rms</sub>    |  |  |
| Input frequency 4            | FIN4             | 0.4                    | _                       | 16     | MHz              | IF1, IF2, Sine wave, C couplingV <sub>IN</sub> =70mV <sub>rms</sub> |  |  |
| Input amplitude 1            | FIN1             | 50                     | _                       | 1.5    | Vrms             | FMIN, Sine wave, C coupling 10~130MHz                               |  |  |
| Input amplitude 1-2          | FIN1-2           | 100                    | _                       | 1.5    | V <sub>rms</sub> | FMIN, Sine wave, C coupling 130~180MHz                              |  |  |
| Input amplitude 2            | FIN2             | 70                     | _                       | 1.5    | V <sub>rms</sub> | AMIN, IF1, IF2, Sine wave, C coupling                               |  |  |
| Minimum pulse width          | TW               | 1.0                    | _                       | _      | μs               | CK, DA                                                              |  |  |
| Input rise time              | TR               | _                      | _                       | 500    | ns               | CE, CK, DA                                                          |  |  |
| Input fall time              | TF               | _                      | _                       | 500    | ns               | CE, CK, DA                                                          |  |  |

ONot designed for radiation resistance.

### Circuit operationInput data format



T1≧1.5 μs

T2, T3>1 $\mu$ s

 $T_4 > 0 \mu s$ 

T5<1.5 μs



Output data format

CE output is set to LO.



Figures for output assume the presence of pullup resistance.

T1, T2> $\mu$ s

Output data format



← Input done from Co.

C<sub>16</sub> C<sub>17</sub> C<sub>18</sub> C<sub>19</sub> U<sub>0</sub> U<sub>1</sub> U<sub>2</sub> U<sub>3</sub>

\* Data is output only when CT = 1 or GT = 1.

### Explanation of the data

(1) Division data: For  $D_0$  through  $D_{15}$  (When S=1, use  $D_4$  through  $D_{15}$ .)

|     | Do | D <sub>1</sub> | D <sub>2</sub> | Дз | D4 | D <sub>5</sub> | D <sub>6</sub> | D <sub>7</sub> | D <sub>8</sub> | D <sub>9</sub> | D <sub>10</sub> | D <sub>11</sub> | D <sub>12</sub> | D13 | D <sub>14</sub> | D <sub>15</sub> |
|-----|----|----------------|----------------|----|----|----------------|----------------|----------------|----------------|----------------|-----------------|-----------------|-----------------|-----|-----------------|-----------------|
| - 1 |    |                |                |    |    |                |                |                | l .            |                |                 |                 |                 |     |                 |                 |

### Examples:

Divide ratio=1106(D) 1106(D)÷2=553(D)=229(H) S=0

× × × × 0 1 1 1 1 0 0 1 1 1 0

- (2) CT: Frequency measurement beginning data 1: Begins measurement.
  - 0: Resets internal counter, IF1 and IF2 go to pul down.
- (3) Output port control data: P0, P1, P2, P3, P4
- (4) PL PH: Control of charge pump output

PH = 0, PL = 0 PLL operation

PH = 0, PL = 1 PD1 PD2 LO level

PH = 1. PL = 0 PD1 PD2 HI level

PH = 1, PL = 1 PD1 PD2 LO level

(5) R<sub>0</sub>, R<sub>1</sub>, R<sub>2</sub>, standard frequency data

|                | Data           |                |                    |
|----------------|----------------|----------------|--------------------|
| R <sub>0</sub> | R <sub>1</sub> | R <sub>2</sub> | Standard frequency |
| 0              | 0              | 0              | 25kHz              |
| 0              | 0              | 1              | 12.5kHz            |
| 0              | 1              | 0              | 50kHz              |
| 0              | 1              | 1              | 10kHz              |
| 1              | 0              | 0              | 5kHz               |
| 1              | 0              | 1              | 9kHz               |
| 1              | 1              | 0              | 1kHz               |
| 1              | 1              | 1              | * PLL OFF          |

0

- (6) S: switch between FMIN and AMIN 0: FMIN 1: AMIN
- (7) PS: If this bit is set to ON while AMIN is selected, swallow counter division is possible.
- (8) IFS: Selection between IF1 and IF2 during IF count 0: IF1 1: IF2
- (9) GT: Frequency measurement time and unlock detection ON/OFF

| СТ | GT | Frequency measurement | Unlock detection | Data output |
|----|----|-----------------------|------------------|-------------|
| 0  | 0  | OFF                   | OFF              | NG          |
| 0  | 1  | OFF                   | ON               |             |
| 1  | 0  | ON Gate time = 8 ms   | ON               | OK          |
| 1  | 1  | ON Gate time = 16 ms  | ON               |             |

(10) TS: Test data (0) is input

<sup>\*</sup> FMIN = pulldown, AMIN = pulldown, PD = high impedance

### Frequency counter

### (1) Structure



### (2) How the frequency counter operates

When control data CT equals 1, the 20-bit counter and the amp go into operation. When CT equals 0, amp input goes to pulldown and the counter is reset.

Measuring time (gate pulse) is selected (8 ms/16 ms) on the basis of control data GT.

When control data CT equals 0, the counter is reset.

### (3) Explanation of output data

D0: LSB D19: MSB

Unlock detection

When control data GT equals 1, or CT equals 1, the unlock detection circuit goes into operation for 8ms.

When CT equals 1, the unlock detection circuits stops operating before the frequency counter gate pulse is emitted.

When CT equals 0, or GT equals 0, the unlock detection circuit is reset.



### Explanation of the output data

U0 U1 U2 U3   
0 0 0 0 0 ERR < 1.1 
$$\mu$$
s   
1 0 0 0 1.1  $\mu$ s < ERR < 2.2  $\mu$ s   
1 1 0 0 2.2  $\mu$ s < ERR < 3.3  $\mu$ s   
1 1 1 0 3.3  $\mu$ s < ERR < 4.4  $\mu$ s   
1 1 1 1 4.4  $\mu$ s < ERR

Frequency counter and unlock detection

(1) When CT = 1: Frequency count and unlock detection are carried out.



(2) When CT = 0 and GT = 1: Only unlock detection is carried out.



Explanation of CD terminal

When frequency measurement or unlock detection is finished, the CD terminal goes to LO to indicate that the count and unlock detection have finished.

It also synchronizes with CK to output counter data. When the next data is input, it goes to HI.



●External dimensions (Units: mm)



### **Notes**

- No technical content pages of this document may be reproduced in any form or transmitted by any
  means without prior permission of ROHM CO.,LTD.
- The contents described herein are subject to change without notice. The specifications for the
  product described in this document are for reference only. Upon actual use, therefore, please request
  that specifications to be separately delivered.
- Application circuit diagrams and circuit constants contained herein are shown as examples of standard
  use and operation. Please pay careful attention to the peripheral conditions when designing circuits
  and deciding upon circuit constants in the set.
- Any data, including, but not limited to application circuit diagrams information, described herein are intended only as illustrations of such devices and not as the specifications for such devices. ROHM CO.,LTD. disclaims any warranty that any use of such devices shall be free from infringement of any third party's intellectual property rights or other proprietary rights, and further, assumes no liability of whatsoever nature in the event of any such infringement, or arising from or connected with or related to the use of such devices.
- Upon the sale of any such devices, other than for buyer's right to use such devices itself, resell or
  otherwise dispose of the same, no express or implied right or license to practice or commercially
  exploit any intellectual property rights or other proprietary rights owned or controlled by
- ROHM CO., LTD. is granted to any such buyer.
- Products listed in this document use silicon as a basic material.
   Products listed in this document are no antiradiation design.

The products listed in this document are designed to be used with ordinary electronic equipment or devices (such as audio visual equipment, office-automation equipment, communications devices, electrical appliances and electronic toys).

Should you intend to use these products with equipment or devices which require an extremely high level of reliability and the malfunction of with would directly endanger human life (such as medical instruments, transportation equipment, aerospace machinery, nuclear-reactor controllers, fuel controllers and other safety devices), please be sure to consult with our sales representative in advance.

About Export Control Order in Japan

Products described herein are the objects of controlled goods in Annex 1 (Item 16) of Export Trade Control Order in Japan.

In case of export from Japan, please confirm if it applies to "objective" criteria or an "informed" (by MITI clause) on the basis of "catch all controls for Non-Proliferation of Weapons of Mass Destruction.

