

1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任 何异议请及时告之,我们将妥善解决。

本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。

3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。

4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.

2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.

3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.

4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".

#### CDC5801 LOW JITTER CLOCK MULTIPLIER AND DIVIDER WITH PROGRAMMABLE DELAY AND PHASE ALIGNMENT SCAS682B - OCTOBER 2002 - OCTOBER 2005 Low Jitter Clock Multiplier by x4, x6, x8. Input Frequency Range (19 MHz to 125 MHz). Supports Output Frequency From 150 MHz to 500 MHz Low Jitter Clock Divider by /2, /3, /4. Input Frequency Range (50 MHz to 125 MHz).

- Low Jitter Clock Divider by /2, /3, /4. Input Frequency Range (50 MHz to 125 MHz). Supports Ranges of Output Frequency From 12.5 MHz to 62.5 MHz
- 2.6 mUI Programmable Bidirectional Delay Steps
- Typical 8.0-ps Phase Jitter (12 kHz to 20 MHz) @ 500 MHz
- Typical 2.1-ps RMS Period Jitter (Entire Frequency Band) @ 500 MHz
- One Single-Ended Input and One Differential Output Pair
- Output Can Drive LVPECL, LVDS, and LVTTL
- Three Power Operating Modes to Minimize Power
- Low Power Consumption (Typical 200 mW at 500 MHz)
- Packaged in a Shrink Small-Outline Package (DBQ)
- No External Components Required for PLL
- Spread Spectrum Clock Tracking Ability to Reduce EMI

#### description

The CDC5801 device provides clock multiplication and division from a single-ended reference clock (REFCLK) to a differential output pair (CLKOUT/CLKOUTE). The multiply and divide terminals (MULT/DIV0:1) provide selection for frequency multiplication and division ratios, generating CLKOUT/CLOUTKB frequencies ranging from 12.5 MHz to 500 MHz with a clock input reference (REFCLK) ranging from 19 MHz to 125 MHz. Please see Table 1 and Table 2 for detail frequency support.

The implemented phase aligned provides the possibility to phase align (zero delay) between CLKOUT/CLKOUTB and REFCLK on any other CLK in the system by feeding the clocks that need to be aligned to the DLYCTRL and the LEADLAG terminals.

The phase aligner also allows the user to delay or advance the CLKOUT/CLKOUTB with steps of 2.6 mUI (unit interval). For every rising edge on the DLYCTRL terminal the output clocks are delayed by 2.6-mUI step size as long as there is low on the LEADLAG terminal. Similarly for every rising edge on the DLYCTRL terminal the output clocks are advanced by 2.6-mUI step size as long as there is high on the LEADLAG terminal. As the phase between REFCLK and CLKOUT/CLKOUTB is random after power up, the application may implement a self calibration routine at power up to produce a certain phase start position, before programming a fixed delay with the clock on the DLYCTRL terminal.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Example, HSTLA.5 if V<sub>DD</sub>REF = 1.6 V)
 Supports Industrial Temperature Range of -40°C to 85°C
 DBQ PACKAGE

Proper V<sub>DD</sub>REF Voltage Level (For

(TOP VIEW) 24 🛛 P0 23 🗍 P1 22 VDDO 3 21 GNDO 4 GND 5 20 CLKOUT 19 🛛 NC AG 6 18 CLKOUTB TRL [ 7

17 GNDO

16 V<sub>DD</sub>O

15 MULT0/DIV0

14 MULT1/DIV1

13 P2

NC – No internal connection

8

GNDPA 🛙

V<sub>DD</sub>PD [] 10

STOPB 11

PWRDNB 12

Depending on the selection of the mode terminals (P0:2), the device behaves as a multiplier (by 4, 6, or 8) with the phase aligner bypassed or as a multiplier or divider with programmable delay and phase aligner functionality. Through the select terminals (P0:2) user can also bypass the phase aligner and the PLL (test mode) and output the REFCLK directly on the CLKOUT/CLKOUTB terminals. Through P0:2 terminals the outputs could be in a high impedance state. This device has another unique capability to be able to function with a wide band of voltages on the REFCLK terminal by varying the voltage on the V<sub>DD</sub>REF terminal.

The CDC5801 device is characterized for operation over free-air temperatures of -40°C to 85°C.

VOT RECOMMENDED REPORT



#### functional block diagram



 $^{\dagger}$ X = don't care, Hi-Z = high impedance

<sup>‡</sup> Please see Table 4 and Table 5 for explanation for the programmability and phase alignment functions.

§ In this mode the DLYCTRL and LEADLAG terminals must be strapped high or low. Lowest possible jitter is achieved in this mode, but a delay of 200 ps to 2 ns expected typically from REFCLK to CLKOUT depending on the output frequency.



SCAS682B - OCTOBER 2002 - OCTOBER 2005

**Terminal Functions** 

| TERMIN              | IAL    |     |                                                                                                                                                                                                                       |
|---------------------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                | NO.    | I/O | DESCRIPTION                                                                                                                                                                                                           |
| CLKOUT              | 20     | 0   | Output clock                                                                                                                                                                                                          |
| CLKOUTB             | 18     | 0   | Output clock (complement)                                                                                                                                                                                             |
| DLYCTRL             | 7      | I   | Every rising edge on this terminal delays/advances the CLKOUT/CLKOUTB signal by 1/384th of the CLKOUT/CLKOUTB period. (e.g., for a 90 degree delay or advancement one needs to provide 96 rising edges). See Table 4. |
| GND                 | 5      |     | GND for V <sub>DD</sub> REF and V <sub>DD</sub> PD                                                                                                                                                                    |
| GNDO                | 17, 21 |     | GND for clock output terminals (CLKOUT, CLKOUTB)                                                                                                                                                                      |
| GNDP                | 4      |     | GND for PLL                                                                                                                                                                                                           |
| GNDPA               | 8      |     | GND for phase aligner                                                                                                                                                                                                 |
| LEADLAG             | 6      | Ι   | Decides if the output clock is delayed or advanced with respect to REFCLK. See Table 4.                                                                                                                               |
| MULT0/DIV0          | 15     | Ι   | PLL multiplier and divider select                                                                                                                                                                                     |
| MULT1/DIV1          | 14     | Ι   | PLL multiplier and divider select                                                                                                                                                                                     |
| NC                  | 19     |     | Not used                                                                                                                                                                                                              |
| PWRDNB              | 12     | Ι   | Active low power down state, CLKOUT/CLKOUTB goes low                                                                                                                                                                  |
| P0                  | 24     | Ι   | Mode control, see Function Table                                                                                                                                                                                      |
| P1                  | 23     | Ι   | Mode control, see Function Table                                                                                                                                                                                      |
| P2                  | 13     | Ι   | Mode control, see Function Table                                                                                                                                                                                      |
| REFCLK              | 2      | Ι   | Reference input clock                                                                                                                                                                                                 |
| STOPB               | 11     | Ι   | Active low output disabler, PLL and PA still running, CLKOUT and CLKOUTB goes to a dc value as per Table 3                                                                                                            |
| V <sub>DD</sub> PA  | 9      | Ι   | Supply voltage for phase aligner                                                                                                                                                                                      |
| V <sub>DD</sub> PD  | 10     | I   | Reference voltage for the DLYCTRL LEADLAG terminals and STOPB function                                                                                                                                                |
| V <sub>DD</sub> REF | 1      | Ι   | Reference voltage for REFCLK                                                                                                                                                                                          |
| V <sub>DD</sub> O   | 16, 22 | Ι   | Supply voltage for the output terminals (CLKOUT, CLKOUTB)                                                                                                                                                             |
| V <sub>DD</sub> P   | 3      | Ι   | Supply voltage for PLL                                                                                                                                                                                                |

y voitage for PLL



#### PLL divider/multiplier selection

Table 1 and Table 2 list the supported REFCLK and BUSCLK (CLKOUT/CLKOUTB) frequencies.

| MULT0 | MULT1 | REFCLK<br>(MHZ) | MULTIPLICATION<br>RATIO | BUSOLK<br>(MHZ) |
|-------|-------|-----------------|-------------------------|-----------------|
| 0     | 0     | 38–125          | 4                       | 152-500         |
| 0     | 1     | 25–83.3         | 6                       | 150-500         |
| 1     | 1     | 19–62.5         | 8                       | 152-500         |

#### Table 1. Multiplication Ratios (P0:2 = 000 or 100) 100

Table 2. Divider Ratio (P0:2 = 000

| MULT0 | MULT1 | REFCLK<br>(MHZ) | DIVISION<br>RATIO | BUSCLK<br>(MHZ) |
|-------|-------|-----------------|-------------------|-----------------|
| 0     | 0     | 100–125         | 2                 | 50-62.5         |
| 1     | 0     | 75–93           | 3                 | 25–31           |
| 1     | 1     | 50–62           | 4                 | 12.5–15.5       |

#### Table 3. Clock Output Driver States

|           | -      | -     |                       |                       |
|-----------|--------|-------|-----------------------|-----------------------|
| STATE     | PWRDNB | STOPB | CLKOUT                | CLKOUTB               |
| Powerdown | 0      | Х     | GND                   | GND                   |
| CLK stop  | 1      | 0     | VO, STOP              | VO, STOP              |
| Normal    | 1      | 1     | As per Function Table | As per Function Table |
|           | •      |       |                       |                       |

#### Table 4. Programmable Delay and Phase Alignment

| DLYCTRL                       | LEADLAG | CLKOUT AND CLKOUTB                              |
|-------------------------------|---------|-------------------------------------------------|
| Each rising edge <sup>†</sup> | 1       | Will be advanced by one step size (see Table 5) |
| Each rising edge <sup>†</sup> | 0       | Will be delayed by one step size (see Table 5)  |
| ±                             |         |                                                 |

<sup>+</sup> For every 32<sup>nd</sup> edge, there are one of two edges the phase aligner does not update. Therefore, CLKOUT phase is not updated on every 32<sup>nd</sup> edge.

## Table 5/Glock Output Driver States

| FUNCTIONALITY       | STEP SIZE                                            |
|---------------------|------------------------------------------------------|
| Multiply by 4, 6, 8 | CLKOUT period/384 (for example, 6.5 ps @ 400 MHz)    |
| Divide by 2         | CLKODT period/3072 (for example, 6.5 ps @ 50 MHz)    |
| Divide by 3         | CLKOUT period/6144 (for example, 6.5 ps @ 25 MHz)    |
| Divide by 4         | CLKOUT period/12288 (for example, 6.5 ps @ 12.5 MHz) |

NOTE: The frequency of the DLYCTRL terminal must always be equal or less than the frequency of the LEADLAG terminal.



SCAS682B - OCTOBER 2002 - OCTOBER 2005

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>DD</sub> (see Note 1)                                                          |                                   |
|-------------------------------------------------------------------------------------------------------------|-----------------------------------|
| Output voltage range, V <sub>O</sub> , at any output terminal                                               |                                   |
| Input voltage range, V <sub>I</sub> , at any input terminal                                                 | –0.5 V to V <sub>DD</sub> + 0.5 V |
| Continuous total power dissipation                                                                          | Cree Dissipation Rating Table     |
| Operating free-air temperature range, T <sub>A</sub>                                                        |                                   |
| Storage temperature range, T <sub>stg</sub>                                                                 |                                   |
| Storage temperature range, T <sub>stg</sub><br>Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds |                                   |

<sup>+</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage for the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values are with respect to the GND terminals.

|                                  | DISSIPATIO                         |                                                             | LI I                                  |
|----------------------------------|------------------------------------|-------------------------------------------------------------|---------------------------------------|
| PACKAGE                          | $T_A \le 25^{\circ}C$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25 C <sup>‡</sup> | T <sub>A</sub> = 85°C<br>POWER RATING |
| DBQ                              | 1400 mW                            | 11 mW/⁰C                                                    | 740 mW                                |
| <sup>‡</sup> This is the inverse | of the junction-to-ambie           | nt thermal resistance when t                                | board-mounted and with                |

no air flow.

#### recommended operating conditions

|                                                                                            | MIN                    | NOM | MAX                    | UNIT |
|--------------------------------------------------------------------------------------------|------------------------|-----|------------------------|------|
| Supply voltage, V <sub>DD</sub> (V <sub>DD</sub> P, V <sub>DD</sub> PA, V <sub>DD</sub> O) | 3.0                    | 3.3 | 3.6                    | V    |
| High-level input voltage, VIH (CMOS)                                                       | 0.7 × V <sub>DD</sub>  |     |                        | V    |
| Low-level input voltage, VIL (CMOS)                                                        | 7                      |     | $0.3 \times V_{DD}$    | V    |
| REFCLK low-level input voltage, VIL                                                        |                        |     | $0.3 \times V_{DD}REF$ | V    |
| REFCLK high-level input voltage, VIH                                                       | $0.7 \times V_{DD}REF$ |     |                        | V    |
| Input signal low voltage, VIL (STOPB, DLYCTRL, LEADLAG)                                    |                        |     | $0.3 \times V_{DD}PD$  | V    |
| Input signal high voltage, VIH (STOPB, DLYCTRL, LEADLAG                                    | $0.7 \times V_{DD}PD$  |     |                        | V    |
| Input reference voltage for (REFCLK) (VDDREF)                                              | 1.235                  |     | V <sub>DD</sub>        | V    |
| Input reference voltage for (DLYCTRL and LEADLAG) (VDPD)                                   | 1.235                  |     | V <sub>DD</sub>        | V    |
| High-level output current, IOH                                                             |                        |     | -16                    | mA   |
| Low-level output current, IOL                                                              |                        |     | 16                     | mA   |
| Operating free-air temperature, T <sub>A</sub>                                             | -40                    |     | 85                     | °C   |

#### timing requirements

| 98                                                           | MIN | MAX  | UNIT |
|--------------------------------------------------------------|-----|------|------|
| Input frequency of modulation, fmod (if driven by SSC CLKIN) |     | 33   | kHz  |
| Modulation index (nonlinear maximum 0.5%)                    |     | 0.6% |      |
| Input slew rate, SR                                          | 1   | 4    | V/ns |
| Input duty cycle on REFCLK                                   | 40% | 60%  |      |
| Input frequency on REFCLK                                    | 19  | 125  | MHz  |
| Allowable frequency on DLYCTRL                               |     | 200  | MHz  |
| Allowable frequency on LEADLAG                               |     | 400  | MHz  |
| Allowable duty cycle on DLYCTRL and LEADLAG                  | 25% | 75%  |      |



#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                                  |                                     | TEST CON                                   | DITIONS <sup>†</sup>     | MIN                      | түр‡  | MAX                      | UNI |
|----------------------|------------------------------------------------------------|-------------------------------------|--------------------------------------------|--------------------------|--------------------------|-------|--------------------------|-----|
| V <sub>O(STOP)</sub> | Output voltage durin mode                                  | g CLK stop                          | See Figure 1                               |                          | Ġ                        |       | 2                        | V   |
| Vox                  | Output crossing-poir                                       | nt voltage                          | See Figure 1 and F                         | Figure 4                 | 0.5V <sub>DD</sub> O-0.2 |       | 0.5V <sub>DD</sub> O+0.2 | V   |
| VO                   | Output voltage swing<br>V <sub>OL</sub> )                  | д (VOH –                            | See Figure 1                               |                          | Gr                       |       | 2.9                      | V   |
| V <sub>IK</sub>      | Input clamp voltage                                        |                                     | V <sub>DD</sub> = 3.0 V,                   | lj = –18 mA              | 62                       |       | -1.2                     | V   |
|                      |                                                            |                                     | See Figure 1, VDD                          | ) = 3 to 3.6 V           | 2.0                      | 2.6   |                          |     |
| Vон                  | High-level output vol                                      | tage                                | V <sub>DD</sub> = 3.0 V,                   | I <sub>OH</sub> = -16 mA | 2.2                      |       |                          | V   |
|                      |                                                            |                                     | See Figure 1, VDD                          | ) = 3 to 3.6 V           | N.N.                     | 0.3   | 0.6                      | v   |
| VOL                  | Low-level output volt                                      | age                                 | $V_{DD} = 3.0 V,$                          | I <sub>OH</sub> = -16 mA |                          |       | 0.5                      | V   |
| ЮН                   |                                                            |                                     | V <sub>DD</sub> = 3.135 V,                 | V <sub>O</sub> = 1 V     | -32                      | -52   |                          |     |
|                      | High-level output current                                  |                                     | V <sub>DD</sub> = 3.3 V,                   | V <sub>O</sub> = 1.65 V  | 4                        | -51   |                          | mA  |
|                      |                                                            |                                     | V <sub>DD</sub> = 3.465 V,                 | V <sub>O</sub> = 3.135 V |                          | -14.5 | -21                      |     |
|                      |                                                            |                                     | V <sub>DD</sub> = 3.135 V,                 | Vo = 1.95 V              | 43                       | 61.5  |                          |     |
| IOL                  | Low-level output cur                                       | rent                                | V <sub>DD</sub> = 3.3 V,                   | Vo 1.65 V                |                          | 65    |                          | m/  |
|                      |                                                            |                                     | V <sub>DD</sub> = 3.465 V,                 | Vo = 0.4 V               |                          | 25.5  | 36                       |     |
| IOZ                  | High-impedance-sta<br>current                              | te output                           | P0 = 0, P1 = 1                             | A A                      |                          |       | μA                       |     |
| IOZ(STOP)            | High-impedance-state output<br>current during CLK stop     |                                     | Stop = 0, $V_O = G$                        | AD or YOD                |                          |       | ±100                     | μA  |
| IOZ(PD)              | High-impedance-state output<br>current in power-down state |                                     | PWRDNB = 0,<br>V <sub>O</sub> = GND or VDD | Y Y                      | -10                      |       | 100                      | μA  |
|                      |                                                            | REFCLK,<br>STOPB                    | V <sub>DD</sub> = 3.644                    | I = V <sub>DD</sub>      |                          |       | 10                       |     |
| Iн                   | High-level input<br>current                                | PWRDNB,<br>P0:2,<br>MULT/<br>DIV0:1 | V <sub>DD</sub> = 200, 0                   | $V_{I} = V_{DD}$         |                          |       | 10                       | μA  |
|                      |                                                            | REFCLK,<br>STOPB                    | V <sub>DO</sub> <b>∌</b> 3.8 V             | V <sub>I</sub> = 0       |                          |       | -10                      |     |
| ΙIL                  | Low-level input<br>current                                 | PWRDNB,<br>P0:2,<br>MULT/<br>DIV0:1 | 000 = 3.6 V,                               | V <sub>1</sub> = 0       |                          |       | -10                      | μA  |
| ~                    | Output impedance                                           | High state                          | Rhat lo -14.5 mA                           | to –16.5 mA              | 15                       | 35    | 50                       | ~   |
| z <sub>O</sub>       | (single ended)                                             | Low state                           | R 10 14.5 mA to                            | o 16.5 mA                | 11                       | 17    | 35                       | Ω   |
|                      | Defense                                                    | V <sub>DD</sub> REF,                |                                            | PWRDNB = 0               |                          |       | 50                       | μA  |
|                      | Reference current                                          | V <sub>DD</sub> PD                  | V <sub>DD</sub> = 3.6 V                    | PWRDNB = 1               |                          |       | 0.5                      | m/  |
| Cl                   | Input capacitance                                          |                                     | $V_I = V_{DD}$ or GND                      |                          |                          | 2     |                          | pF  |
| с <sub>О</sub>       | Output capacitance                                         |                                     | $V_{O} = V_{DD}$ or GND                    | )                        |                          | 3     |                          | pF  |
| IDD(PD)              | Supply current in por<br>state                             | wer-down                            | REFCLK = 0 MHz<br>PWDNB = 0,               | to 100 MHz,<br>STOPB = 1 |                          |       | 100                      | μA  |
| DD(CLKSTOP)          | Supply current in CL                                       | K stop state                        | BUSCLK configure                           | ed for 500 MHz           | 1                        |       | 40                       | m/  |
| IDD(NORMAL)          | Supply current in no                                       |                                     | BUSCLK = 500 MH<br>P0:2 = 000; load se     | Ηz                       |                          |       | 70                       | m/  |

<sup>†</sup> V<sub>DD</sub> refers to any of the following; V<sub>DD</sub>PA, V<sub>DD</sub>PD, V<sub>DD</sub>REF, V<sub>DD</sub>O, and V<sub>DD</sub>P <sup>‡</sup> All typical values are at V<sub>DD</sub> = 3.3 V,  $T_A = 25^{\circ}C$ .



SCAS682B - OCTOBER 2002 - OCTOBER 2005

#### jitter specification over recommended operating free-air temperature range and $V_{CC}$ (unless otherwise noted)

| PARAMETER                                                                                                                                              | CLKOUT  | TEST CONDITIONS                                                                                                                                                                                                                                      | MIN | TYP <sup>†</sup>                  | MAX | UNIT |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------|-----|------|
|                                                                                                                                                        | 155 MHz | Period RMS (1Σ jitter, full frequency band)<br>Period p-p<br>Phase jitter (accumulated, 12 kHz to 20 MHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-)                                                                                                | )   | 6.0<br>40<br>50<br>27<br>27       |     | ps   |
|                                                                                                                                                        | 200 MHz | Period RMS (1∑ jitter, full frequency band)<br>Period p-p<br>Phase jitter (accumulated, 12 kHz to 20 kHz)<br>Phase jitter (accumulated, 50 kHz to 80 kHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-)                                                |     | 5.5<br>36<br>36<br>23<br>23       |     | ps   |
| <sup>t</sup> (jitter)<br>(Multiplication only mode. Phase alignment<br>and programmable delay features are not<br>selected (PA bypass). See Figure 2.) | 312 MHz | Period RMS (1Σ jitter, full frequency band<br>Period p-p<br>Phase jitter (accumulated, 12 kHz to 20 MHz)<br>Phase jitter (accumulated, 30 kHz to 80 MHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-)                                                 |     | 3.0<br>20<br>18<br>18<br>17<br>17 |     | ps   |
|                                                                                                                                                        | 400 MHz | Period RMS (1Σ jitter-full frequency band)<br>Period p-p<br>Phase jitter (accumulated 12 kHz to 20 MHz)<br>Phase jitter (accumulated, 50 kHz to 80 MHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-)                                                  |     | 2.3<br>17<br>12<br>12<br>15<br>15 |     | ps   |
|                                                                                                                                                        | 500 MHz | Period RMS (12) itter full frequency band)<br>Period p-p<br>Phase jitter (accumulated, 12 kHz to 20 MHz)<br>Phase jitter (accumulated, 50 kHz to 80 MHz)<br>Cycle-to-cycle (+)<br>Cycle to-cycle (-)                                                 |     | 2.1<br>16<br>8<br>8<br>14<br>14   |     | ps   |
|                                                                                                                                                        | 155 MHz | Period RMS (12) jitter, full frequency band)<br>Period p-p<br>Phase jitter accumulated, 12 kHz to 20 MHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-)                                                                                                |     | 9.0<br>70<br>50<br>50<br>50       |     | ps   |
| <sup>t</sup> (jitter)                                                                                                                                  | 200 MHZ | Period RMS (1Σ jitter, full frequency band)<br>Period p-p<br>Phase jitter (accumulated, 12 kHz to 20 MHz)<br>Phase jitter (accumulated, 50 kHz to 80 MHz)<br>Phase jitter (accumulated, 50 kHz to 80 MHz)<br>Ovce-to-cycle (+)<br>Oycle-to-cycle (-) |     | 7.0<br>55<br>36<br>36<br>40<br>40 |     | ps   |
| (Multiplication with phase alignment and<br>programmable delay features selected. See<br>Figure 2.)                                                    | 312 MHz | Period RMS (1Σ jitter, full frequency band)<br>Period p-p<br>Phase jitter (accumulated, 12 kHz to 20 MHz)<br>Phase jitter (accumulated, 50 kHz to 80 MHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-)                                                |     | 4.0<br>35<br>18<br>18<br>30<br>30 |     | ps   |
| <sup>†</sup> All typical values are at Vpp = 3.3 V. TA = 25                                                                                            | 400 MHz | Period RMS (1Σ jitter, full frequency band)<br>Period p-p<br>Phase jitter (accumulated, 12 kHz to 20 MHz)<br>Phase jitter (accumulated, 50 kHz to 80 MHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (–)                                                |     | 3.1<br>27<br>13<br>13<br>25<br>25 |     | ps   |

<sup>†</sup> All typical values are at V<sub>DD</sub> = 3.3 V, T<sub>A</sub> = 25°C.



#### jitter specification over recommended operating free-air temperature range and V<sub>CC</sub> (unless otherwise noted) (continued)

| PARAMETE                                                                                                                     | PARAMETER                              |                  | TEST CONDITIONS                                                                                                                                                                                       | MIN | түр†                            | MAX | UNIT |
|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------|-----|------|
| <sup>t</sup> (jitter)<br>(Multiplication with phase alignment and<br>programmable delay features selected.<br>See Figure 2.) |                                        | 500 MHz          | Period RMS (1∑ jitter, full frequency band)<br>Period p-p<br>Phase jitter (accumulated, 12 kHz to 20 MHz)<br>Phase jitter (accumulated, 50 kHz to 80 MHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-) |     | 2.9<br>24<br>9<br>9<br>20<br>20 |     | ps   |
|                                                                                                                              | MULT0:1 = 11<br>(Divider<br>ratio = 4) | 12.5 MHz         | Period RMS (1 $\Sigma$ jitter, full frequency bard)<br>Period p-p<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-)                                                                                         | •   | 12.0<br>75<br>55<br>55          |     | ps   |
| t(jitter)<br>(Divider mode with<br>phase aligner not active:<br>DLYCTRL =LEADLAG =<br>0 or 1. See Figure 2.)                 |                                        | 15.5 MHz         | Period RMS (1 <i>Σ</i> jitter, full frequency band)<br>Period p-p<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (–)                                                                                         |     | 8.0<br>50<br>38<br>38           |     | ps   |
|                                                                                                                              | MULT0:1 = 10<br>(Divider<br>ratio = 3) | 25.0 MHz         | Period RMS (1Σ jitter, full frequency band)<br>Period p-p<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-)                                                                                                 |     | 7.5<br>50<br>35<br>35           |     | ps   |
|                                                                                                                              |                                        | 31.0 MHz         | Period RMS (1Σ jitter full frequency band)<br>Period p-p<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-)                                                                                                  |     | 5.5<br>30<br>23<br>23           |     | ps   |
|                                                                                                                              | MULT0:1 = 00<br>(Divider<br>ratio = 2) | 50.0 MHz         | Period RMS (12) jitter, full frequency band)<br>Period p-p<br>Phase jitter (accumulated, 12 kHz to 20 MHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-)                                                |     | 8.0<br>40<br>12<br>30<br>30     |     | ps   |
|                                                                                                                              |                                        | 62.5 MHz         | Period RMS (1Σ jitter, full frequency band)<br>Period 1-9<br>Phase litter recommulated, 12 kHz to 20 MHz)<br>Cycle to-cycle (+)<br>Cycle to-cycle (-)                                                 |     | 5.5<br>28<br>9<br>24<br>24      |     | ps   |
| t(jitter)<br>(Divider mode with<br>phase alignment and<br>programmable delay<br>features selected. See<br>Figure 2.)         | MULT0:1 = 11<br>(Divider<br>ratio = 4) | 12.5 MHz         | Period RMS (1Σ jitter, full frequency band)<br>Period p.p<br>Cycle to cycle (+)<br>Cycle-to-cycle (-)                                                                                                 |     | 12.5<br>80<br>55<br>55          |     | ps   |
|                                                                                                                              |                                        | 15.5 <b>AH</b> Z | Period RMS (1Σ jitter, full frequency band)<br>Period p-p<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (–)                                                                                                 |     | 8.5<br>55<br>38<br>38           |     | ps   |
|                                                                                                                              | MULT0:1 = 10<br>(Divider<br>ratio = 3) | 25.0 MHz         | Period RMS (1Σ jitter, full frequency band)<br>Period p-p<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (–)                                                                                                 |     | 10.0<br>60<br>35<br>35          |     | ps   |
|                                                                                                                              |                                        | 31.0 MHz         | Period RMS (1Σ jitter, full frequency band)<br>Period p-p<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-)                                                                                                 |     | 7.0<br>40<br>23<br>23           |     | ps   |



SCAS682B - OCTOBER 2002 - OCTOBER 2005

#### jitter specification over recommended operating free-air temperature range and V<sub>CC</sub> (unless otherwise noted) (continued)

| PARAMETE                                                   | R                      | CLKOUT   | TEST CONDITIONS                                                                                                                                       | MIN | TYP†                        | MAX | UNIT |
|------------------------------------------------------------|------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------|-----|------|
| t(jitter)<br>(Divider mode with<br>phase alignment and     | MULT0:1 = 00           | 50.0 MHz | Period RMS (1Σ jitter, full frequency band)<br>Period p-p<br>Phase jitter (accumulated, 12 kHz to 20 MHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-) | )   | 9.0<br>50<br>13<br>35<br>35 |     | ps   |
| programmable delay<br>features selected. See<br>Figure 2.) | (Divider<br>ratio = 2) | 62.5 MHz | Period RMS (1Σ jitter, full frequency band)<br>Period p-p<br>Phase jitter (accumulated, 12 kHz jo 20 MHz)<br>Cycle-to-cycle (+)<br>Cycle-to-cycle (-) |     | 6.5<br>30<br>10<br>26<br>26 |     | ps   |

<sup>†</sup> All typical values are at  $V_{DD}$  = 3.3 V,  $T_A$  = 25°C.

#### switching characteristics over recommended operating tree air temperature range (unless otherwise noted)



#### state transition latency specifications

|                           | PARAMETER                                                                                                        | FROM      | то             | TEST<br>CONDITIONS | MIN | түр† | МАХ | UNIT   |
|---------------------------|------------------------------------------------------------------------------------------------------------------|-----------|----------------|--------------------|-----|------|-----|--------|
| <sup>t</sup> (powerup)    | Delay time, PWRDNB <sup>↑</sup> to CLKOUT/<br>CLKOUTB output settled (excluding<br><sup>t</sup> (DISTLOCK))      | Powerdown | Normal         | See Figure 6       |     |      | 3   | ms     |
| (powerdp)                 | Delay time, PWRDNB↑ to internal PLL and<br>clock are on and settled                                              |           |                | S.                 |     |      | 3   |        |
| <sup>t</sup> (VDDpowerup) | Delay time, power up to CLKOUT/CLKOUTB output settled                                                            |           | Normal         | See Figure 0       |     |      | 3   |        |
|                           | Delay time, power up to internal PLL and clock are on and settled                                                | VDD       |                |                    |     |      | 3   | ms     |
| <sup>t</sup> (MULT)       | MULT0 and MULT1 change to CLKOUT/<br>CLKOUTB output resettled (excluding<br><sup>t</sup> (DISTLOCK))             | Normal    | Normal         | See Figure 7       |     |      | 1   | ms     |
| <sup>t</sup> (CLKON)      | STOPB <sup>↑</sup> to CLKOUT/CLKOUTB glitch-free<br>clock edges                                                  | CLK Stop  | Normal         | See Figure 8       |     |      | 10  | ns     |
| <sup>t</sup> (CLKSETL)    | STOPB <sup>↑</sup> to CLKOUT/CLKOUTB output<br>settled to within 50 ps of the phase before<br>STOPB was disabled | CLK Stop  | Normal         | See Figure 8       |     |      | 20  | cycles |
| <sup>t</sup> (CLKOFF)     | STOPB↓ to CLKOUT/CLKOUTB output dis-<br>abled                                                                    | Normal    | CLK<br>Stop    | See Figure 8       |     |      | 5   | ns     |
| <sup>t</sup> (powerdown)  | Delay time, PWRDNB↓ to the device in the power-down mode                                                         | Normal    | Power-<br>down | See Figure 6       |     |      | 1   | ms     |
| <sup>t</sup> (STOP)       | Maximum time in CLKSTOP (STOPB = 0)<br>before reentering normal mode<br>(STOPB = 1)                              | STOPB     | Normal         | See Figure 8       |     |      | 100 | μs     |
| <sup>t</sup> (ON)         | Minimum time in normal mode (STOPB = 1)<br>before reentering CLKSTOP (STOPB = 0)                                 | Norma     | CLK<br>stop    | See Figure 8       | 100 |      |     | ms     |

<sup>†</sup> All typical values are at  $V_{DD}$  = 3.3 V,  $T_A$  = 25°C.





 $\Pi$ 



SCAS682B - OCTOBER 2002 - OCTOBER 2005

#### PARAMETER MEASUREMENT INFORMATION





SCAS682B - OCTOBER 2002 - OCTOBER 2005

#### PARAMETER MEASUREMENT INFORMATION





SCAS682B - OCTOBER 2002 - OCTOBER 2005





SCAS682B - OCTOBER 2002 - OCTOBER 2005

**MECHANICAL DATA** 

DBQ (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-137.



#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| CDC5801DBQ       | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 24   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| CDC5801DBQR      | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 24   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| CDC5801DBQRG4    | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 24   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD**: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated