# 阅读申明

- 1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任何异议请及时告之,我们将妥善解决。
- 2.本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。
- 3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。
- 4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

- 1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.
- 2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.
- 3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.
- 4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets" .



# 3.3V Zero Delay Buffer

#### **Features**

- Zero input-output propagation delay, adjustable by capacitive load on FBK input
- Multiple configurations see Table 1 on page 1
- Multiple low-skew outputs
- 10 MHz to 133 MHz operating range
- 90 ps typical peak cycle-to-cycle jitter at 15 pF, 66 MHz
- Space-saving 8-pin 150-mil SOIC package
- 3.3V operation
- Industrial temperature available

#### **Functional Description**

The CY2304 is a 3.3V zero delay buffer designed to distribute high-speed clocks in PC, workstation, datacom, telecom, and other high performance applications.

The part has an on-chip phase-locked loop (PLL) that locks to an input clock presented on the REF pin. The PLL feedback is required to be driven into the FBK pin, and can be obtained from one of the outputs. The input-to-output skew is guaranteed to be less than 250 ps, and output-to-output skew is guaranteed to be less than 200 ps.

The CY2304 has two banks of two outputs each.

The CY2304 PLL enters a power down state when there are no rising edges on the REF input. In this mode, all outputs are three-stated and the PLL is turned off, resulting in less than 25  $\mu$ A of current draw.

Multiple CY2304 devices can accept the same input clock and distribute it in a system. In this case, the skew between the outputs of two devices is guaranteed to be less than 500 ps.

The CY2304 is available in two different configurations, as shown in Table 1 on page 1. The CY2304–1 is the base part, where the output frequencies equal the reference if there is no counter in the feedback path.

The CY2304–2 allows the user to obtain Ref and 1/2x or 2x frequencies on each output bank. The exact configuration and output frequencies depends on which output drives the feedback pin.



Table 1. Available Configurations

| Device   | FBK from    | Bank A Frequency | Bank B Frequency |
|----------|-------------|------------------|------------------|
| CY2304-1 | Bank A or B | Reference        | Reference        |
| CY2304-2 | Bank A      | Reference        | Reference/2      |
| CY2304-2 | Bank B      | 2 x Reference    | Reference        |

#### **Pinouts**

Figure 1. 8-Pin SOIC - Top View





Table 2. Pin Definitions - 8-Pin SOIC

| Pin | Signal               | Description                                  |  |
|-----|----------------------|----------------------------------------------|--|
| 1   | REF <sup>[1]</sup>   | Input reference frequency, 5V tolerant input |  |
| 2   | CLKA1 <sup>[2]</sup> | Clock output, Bank A                         |  |
| 3   | CLKA2 <sup>[2]</sup> | Clock output, Bank A                         |  |
| 4   | GND                  | Ground                                       |  |
| 5   | CLKB1 <sup>[2]</sup> | Clock output, Bank B                         |  |
| 6   | CLKB2 <sup>[2]</sup> | Clock output, Bank B                         |  |
| 7   | $V_{DD}$             | 3.3V supply                                  |  |
| 8   | FBK                  | PLL feedback input                           |  |

#### Zero Delay and Skew Control

Figure 2. REF. Input to CLKA/CLKB Delay vs. Difference in Loading Between FBK Pin and CLKA/CLKB Pins



Output Load Difference: FBK Load - CLKA/CLKB Load (pF)

To close the feedback loop of the CY2304, the FBK pin can be driven from any of the four available output pins. The output driving the FBK pin is driving a total load of 7 pF, with any additional load that it drives. The relative loading of this output (with respect to the remaining outputs) can adjust the input-output delay. This is shown in Figure 2.

For applications requiring zero input-output delay, all outputs including the one providing feedback must be equally loaded. If input-output delay adjustments are required, use the above graph to calculate loading differences between the feedback output and remaining outputs.

For zero output-output skew, be sure to load outputs equally. For further information on using CY2304, refer to the application note AN1234 "CY2308: Zero Delay Buffer."

#### Notes

- Weak pull down.
- 2. Weak pull down on all outputs.



#### **Maximum Ratings**

| Supply Voltage to Ground Potential0.5V to +7.0V             |  |
|-------------------------------------------------------------|--|
| DC Input Voltage (Except Ref)0.5V to V <sub>DD</sub> + 0.5V |  |
| DC Input Voltage REF0.5 to 7V                               |  |

| Storage Temperature             | 65°C to +150°C |
|---------------------------------|----------------|
| Junction Temperature            | 150°C          |
| Static Discharge Voltage        |                |
| (per MIL-STD-883, Method 3015). | > 2000V        |

#### **Operating Conditions for CY2304SC-X Commercial Temperature Devices**

| Parameter       | Description                                                                                                | Min  | Max | Unit |
|-----------------|------------------------------------------------------------------------------------------------------------|------|-----|------|
| $V_{DD}$        | Supply Voltage                                                                                             | 3.0  | 3.6 | V    |
| T <sub>A</sub>  | Operating Temperature (Ambient Temperature)                                                                | 0    | 70  | °C   |
| C <sub>L</sub>  | Load Capacitance (below 100 MHz)                                                                           | _    | 30  | pF   |
|                 | Load Capacitance (from 100 MHz to 133 MHz)                                                                 | -    | 15  | pF   |
| C <sub>IN</sub> | Input Capacitance <sup>[3]</sup>                                                                           | _    | 7   | pF   |
| t <sub>PU</sub> | Power up time for all V <sub>DD</sub> s to reach minimum specified voltage (power ramps must be monotonic) | 0.05 | 50  | ms   |

## **Electrical Characteristics for CY2304SC-X Commercial Temperature Devices**

| Parameter                 | Description                        | Test Conditions                                                        | Min | Max   | Unit |
|---------------------------|------------------------------------|------------------------------------------------------------------------|-----|-------|------|
| V <sub>IL</sub>           | Input LOW Voltage                  |                                                                        | _   | 0.8   | V    |
| V <sub>IH</sub>           | Input HIGH Voltage                 |                                                                        | 2.0 | _     | V    |
| I <sub>IL</sub>           | Input LOW Current                  | $V_{IN} = 0V$                                                          | _   | 50.0  | μΑ   |
| I <sub>IH</sub>           | Input HIGH Current                 | $V_{IN} = V_{DD}$                                                      | _   | 100.0 | μΑ   |
| V <sub>OL</sub>           | Output LOW Voltage <sup>[4]</sup>  | I <sub>OL</sub> = 8 mA (-1, -2)                                        | -   | 0.4   | V    |
| V <sub>OH</sub>           | Output HIGH Voltage <sup>[4]</sup> | $I_{OH} = -8 \text{ mA } (-1, -2)$                                     | 2.4 | -     | V    |
| I <sub>DD</sub> (PD mode) | Power down Supply Current          | REF = 0 MHz                                                            | _   | 25.0  | μΑ   |
| I <sub>DD</sub>           | Supply Current                     | Unloaded outputs, 100 MHz REF, Select inputs at V <sub>DD</sub> or GND | _   | 45.0  | mA   |
|                           |                                    | Unloaded outputs, 66 MHz REF (-1,-2)                                   | _   | 32.0  | mA   |
|                           |                                    | Unloaded outputs, 33 MHz REF (-1,-2)                                   | _   | 18.0  | mA   |

## **Switching Characteristics for CY2304SC-X Commercial Temperature Devices**

| Parameter <sup>[5]</sup> | Name                                               | Test Conditions                                               | Min  | Тур. | Max   | Unit |
|--------------------------|----------------------------------------------------|---------------------------------------------------------------|------|------|-------|------|
| t <sub>1</sub>           | Output Frequency                                   | 30 pF load, all devices                                       | 10   | _    | 100   | MHz  |
| t <sub>1</sub>           | Output Frequency                                   | 15 pF load, -1, -2 devices                                    | 10   | _    | 133.3 | MHz  |
| t <sub>DC</sub>          | Duty Cycle <sup>[4]</sup> = $t_2 \div t_1$ (-1,-2) | Measured at 1.4V,<br>F <sub>OUT</sub> = 66.66 MHz, 30 pF load | 40.0 | 50.0 | 60.0  | %    |
| t <sub>3</sub>           | Rise Time <sup>[4]</sup><br>(–1, –2)               | Measured between 0.8V and 2.0V, 30 pF load                    | _    | -    | 2.20  | ns   |
| t <sub>3</sub>           | Rise Time <sup>[4]</sup><br>(–1, –2)               | Measured between 0.8V and 2.0V, 15 pF load                    | -    | -    | 1.50  | ns   |
| t <sub>4</sub>           | Fall Time <sup>[4]</sup><br>(–1, –2)               | Measured between 0.8V and 2.0V, 30 pF load                    | _    | _    | 2.20  | ns   |

#### Notes

- Applies to both REF clock and FBK.
   Parameter is guaranteed by design and characterization. Not 100% tested in production.
   All parameters are specified with loaded output.



### **Switching Characteristics for CY2304SC-X Commercial Temperature Devices** (continued)

| Parameter <sup>[5]</sup> | Name                                                      | Test Conditions                                                 | Min | Тур. | Max                                                                             | Unit |
|--------------------------|-----------------------------------------------------------|-----------------------------------------------------------------|-----|------|---------------------------------------------------------------------------------|------|
| t <sub>4</sub>           | Fall Time <sup>[4]</sup><br>(–1, –2)                      | Measured between 0.8V and 2.0V,<br>15 pF load                   | -   | -    | 1.50                                                                            | ns   |
| t <sub>5</sub>           | Output-to-Output Skew on same Bank (-1,-2) <sup>[4]</sup> | All outputs equally loaded                                      | _   | _    | - 1.50<br>- 200<br>- 200<br>- 400<br>0 ±250<br>0 500<br>0 175<br>- 200<br>- 100 | ps   |
|                          | Output Bank A to Output<br>Bank B Skew (-1)               | All outputs equally loaded                                      | -   | _    | 200                                                                             | ps   |
|                          | Output Bank A to Output<br>Bank B Skew (-2)               | All outputs equally loaded                                      | -   | _    | 400                                                                             | ps   |
| t <sub>6</sub>           | Skew, REF Rising Edge to FBK Rising Edge <sup>[4]</sup>   | Measured at V <sub>DD</sub> /2                                  | _   | 0    | ±250                                                                            | ps   |
| t <sub>7</sub>           | Device-to-Device Skew <sup>[4]</sup>                      | Measured at V <sub>DD</sub> /2 on the FBK pins of devices       | _   | 0    | 500                                                                             | ps   |
| tu                       | Cycle-to-Cycle Jitter <sup>[4]</sup> (-1)                 | Measured at 66.67 MHz, loaded outputs, 15 pF load               | _   | 90   | ) 175                                                                           | ps   |
|                          |                                                           | Measured at 66.67 MHz, loaded outputs, 30 pF load               | _   | _    | 200                                                                             | ps   |
|                          |                                                           | Measured at 133.3 MHz, loaded outputs, 15 pF load               | _   | -    | 100                                                                             | ps   |
| tu                       | Cycle-to-Cycle Jitter <sup>[4]</sup> (-2)                 | Measured at 66.67 MHz, loaded outputs 30 pF load                | _   | -    | 400                                                                             | ps   |
|                          |                                                           | Measured at 66.67 MHz, loaded outputs 15 pF load                | _   | -    | 375                                                                             | ps   |
| t <sub>LOCK</sub>        | PLL Lock Time <sup>[4]</sup>                              | Stable power supply, valid clocks presented on REF and FBK pins | _   | _    | 1.0                                                                             | ms   |

# **Operating Conditions for CY2304SI-X Industrial Temperature Devices**

| Parameter       | Description                                 | Min | Max | Unit |
|-----------------|---------------------------------------------|-----|-----|------|
| $V_{DD}$        | Supply Voltage                              | 3.0 | 3.6 | V    |
| T <sub>A</sub>  | Operating Temperature (Ambient Temperature) | -40 | 85  | °C   |
| $C_L$           | Load Capacitance (below 100 MHz)            | _   | 30  | pF   |
|                 | Load Capacitance (from 100 MHz to 133 MHz)  | _   | 15  | pF   |
| C <sub>IN</sub> | Input Capacitance                           | _   | 7   | pF   |

# **Electrical Characteristics for CY2304SI-X Industrial Temperature Devices**

| Parameter       | Description                        | Test Conditions                    | Min | Max   | Unit |
|-----------------|------------------------------------|------------------------------------|-----|-------|------|
| V <sub>IL</sub> | Input LOW Voltage                  |                                    | -   | 0.8   | V    |
| V <sub>IH</sub> | Input HIGH Voltage                 |                                    | 2.0 | -     | V    |
| I <sub>IL</sub> | Input LOW Current                  | $V_{IN} = 0V$                      | _   | 50.0  | μΑ   |
| I <sub>IH</sub> | Input HIGH Current                 | $V_{IN} = V_{DD}$                  | _   | 100.0 | μΑ   |
| V <sub>OL</sub> | Output LOW Voltage <sup>[4]</sup>  | $I_{OL} = 8 \text{ mA } (-1, -2)$  | _   | 0.4   | V    |
| V <sub>OH</sub> | Output HIGH Voltage <sup>[4]</sup> | $I_{OH} = -8 \text{ mA } (-1, -2)$ | 2.4 | -     | V    |



# **Electrical Characteristics for CY2304SI-X Industrial Temperature Devices** (continued)

| Parameter                 | Description               | Test Conditions                                                    | Min | Max  | Unit |
|---------------------------|---------------------------|--------------------------------------------------------------------|-----|------|------|
| I <sub>DD</sub> (PD mode) | Power down Supply Current | REF = 0 MHz                                                        | -   | 25.0 | μΑ   |
| I <sub>DD</sub>           | '''                       | Unloaded outputs, 100 MHz, Select inputs at V <sub>DD</sub> or GND | _   | 45.0 | mA   |
|                           |                           | Unloaded outputs, 66 MHz REF (-1, -2)                              | -   | 35.0 | mA   |
|                           |                           | Unloaded outputs, 33 MHz REF (-1, -2)                              | _   | 20.0 | mA   |

# **Switching Characteristics for CY2304SI-X Industrial Temperature Devices**

| Parameter <sup>[5]</sup> | Name                                                      | Test Conditions                                                 | Min  | Тур. | Max   | Unit |
|--------------------------|-----------------------------------------------------------|-----------------------------------------------------------------|------|------|-------|------|
| t <sub>1</sub>           | Output Frequency                                          | 30 pF load, All devices                                         | 10   |      | 100   | MHz  |
| t <sub>1</sub>           | Output Frequency                                          | 15 pF load, All devices                                         | 10   |      | 133.3 | MHz  |
| t <sub>DC</sub>          | Duty Cycle <sup>[4]</sup> = $t_2 \div t_1$ (-1,-2)        | Measured at 1.4V, F <sub>OUT</sub> = 66.66 MHz, 30 pF load      | 40.0 | 50.0 | 60.0  | %    |
| t <sub>3</sub>           | Rise Time <sup>[4]</sup><br>(–1, –2)                      | Measured between 0.8V and 2.0V, 30 pF load                      | _    | _    | 2.50  | ns   |
| t <sub>3</sub>           | Rise Time <sup>[4]</sup><br>(–1, –2)                      | Measured between 0.8V and 2.0V, 15 pF load                      | _    | _    | 1.50  | ns   |
| t <sub>4</sub>           | Fall Time <sup>[4]</sup><br>(–1, –2)                      | Measured between 0.8V and 2.0V, 30 pF load                      | -    | _    | 2.50  | ns   |
| t <sub>4</sub>           | Fall Time <sup>[4]</sup><br>(–1, –2)                      | Measured between 0.8V and 2.0V, 15 pF load                      | _    | _    | 1.50  | ns   |
| t <sub>5</sub>           | Output-to-Output Skew on same Bank (-1,-2) <sup>[4]</sup> | All outputs equally loaded                                      | _    | _    | 200   | ps   |
|                          | Output Bank A to Output<br>Bank B Skew (-1)               | All outputs equally loaded                                      | _    | _    | 200   | ps   |
|                          | Output Bank A to Output<br>Bank B Skew (-2)               | All outputs equally loaded                                      | _    | _    | 400   | ps   |
| t <sub>6</sub>           | Skew, REF Rising Edge to FBK Rising Edge <sup>[4]</sup>   | Measured at V <sub>DD</sub> /2                                  | -    | 0    | ±250  | ps   |
| t <sub>7</sub>           | Device-to-Device Skew <sup>[4]</sup>                      | Measured at V <sub>DD</sub> /2 on the FBK pins of devices       | _    | 0    | 500   | ps   |
| t <sub>J</sub>           | Cycle-to-Cycle Jitter <sup>[4]</sup> (-1)                 | Measured at 66.67 MHz, loaded outputs, 15 pF load               | -    | _    | 180   | ps   |
|                          |                                                           | Measured at 66.67 MHz, loaded outputs, 30 pF load               | -    | _    | 200   | ps   |
|                          |                                                           | Measured at 133.3 MHz, loaded outputs, 15 pF load               | -    | _    | 100   | ps   |
| t <sub>J</sub>           | Cycle-to-Cycle Jitter <sup>[4]</sup> (–2)                 | Measured at 66.67 MHz, loaded outputs, 30 pF load               | ı    | _    | 400   | ps   |
|                          |                                                           | Measured at 66.67 MHz, loaded outputs, 15 pF load               | 1    | _    | 380   | ps   |
| t <sub>LOCK</sub>        | PLL Lock Time <sup>[4]</sup>                              | Stable power supply, valid clocks presented on REF and FBK pins | -    | _    | 1.0   | ms   |



#### **Switching Waveforms**

Figure 2. Duty Cycle Timing



Figure 3. All Outputs Rise/Fall Time



Figure 4. Output-Output Skew



Figure 5. Input-Output Skew



Figure 6. Device-Device Skew





Figure 7. Test Circuit # 1



Test circuit for all parameters except t<sub>8</sub>

# **Ordering Information**

| Ordering Code              | Package Type                       | Operating Range |
|----------------------------|------------------------------------|-----------------|
| CY2304SC-1 <sup>[6]</sup>  | 8-pin 150-mil SOIC                 | Commercial      |
| CY2304SC-1T <sup>[6]</sup> | 8-pin 150-mil SOIC - Tape and Reel | Commercial      |
| CY2304SI-1 <sup>[6]</sup>  | 8-pin 150-mil SOIC                 | Industrial      |
| CY2304SI-1T <sup>[6]</sup> | 8-pin 150-mil SOIC- Tape and Reel  | Industrial      |
| CY2304SC-2 <sup>[6]</sup>  | 8-pin 150-mil SOIC                 | Commercial      |
| CY2304SC-2T <sup>[6]</sup> | 8-pin 150-mil SOIC- Tape and Reel  | Commercial      |
| Pb-Free                    |                                    |                 |
| CY2304SXC-1                | 8-pin 150-mil SOIC                 | Commercial      |
| CY2304SXC-1T               | 8-pin 150-mil SOIC - Tape and Reel | Commercial      |
| CY2304SXI-1                | 8-pin 150-mil SOIC                 | Industrial      |
| CY2304SXI-1T               | 8-pin 150-mil SOIC- Tape and Reel  | Industrial      |
| CY2304SXC-2                | 8-pin 150-mil SOIC                 | Commercial      |
| CY2304SXC-2T               | 8-pin 150-mil SOIC- Tape and Reel  | Commercial      |
| CY2304SXI-2                | 8-pin 150-mil SOIC                 | Industrial      |
| CY2304SXI-2T               | 8-pin 150-mil SOIC- Tape and Reel  | Industrial      |

#### Note

<sup>6.</sup> Not recommended for new designs.



### **Package Drawing and Dimensions**

Figure 8. 8-Pin (150-Mil) SOIC S8





#### **Document History Page**

| REV. | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                               |
|------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 110512  | SZV                | 12/11/01           | Change from Spec number: 38-01010 to 38-07247                                                                                                                                                                                                                                                       |
| *A   | 112294  | CKN                | 03/04/02           | On Pin Configuration Diagram (p.1), swapped CLKA2 and CLKA1                                                                                                                                                                                                                                         |
| *B   | 113934  | CKN                | 05/01/02           | Added Operating Conditions for CY2304SI-X Industrial Temperature Devices, p. 4                                                                                                                                                                                                                      |
| *C   | 121851  | RBI                | 12/14/02           | Power up requirements added to Operating Conditions Information                                                                                                                                                                                                                                     |
| *D   | 308436  | RGL                | 01/26/05           | Added Lead-free Devices                                                                                                                                                                                                                                                                             |
| *E   | 2542331 | AESA               | 09/18/08           | Updated template. Added Note "Not recommended for new designs." Removed part number CY2304SI-2 and CY2304SI-2T. Changed Lead-Free to Pb-Free. Changed IDD (PD mode) from 12.0 to 25.0 $\mu$ A. Deleted Duty Cycle parameters for F <sub>OUT</sub> < 50.0 MHz for commercial are industrial devices. |

#### Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

| Products         |                      | PSoC Solutions        |                                   |
|------------------|----------------------|-----------------------|-----------------------------------|
| PSoC             | psoc.cypress.com     | General               | psoc.cypress.com/solutions        |
| Clocks & Buffers | clocks.cypress.com   | Low Power/Low Voltage | psoc.cypress.com/low-power        |
| Wireless         | wireless.cypress.com | Precision Analog      | psoc.cypress.com/precision-analog |
| Memories         | memory.cypress.com   | LCD Drive             | psoc.cypress.com/lcd-drive        |
| Image Sensors    | image.cypress.com    | CAN 2.0b              | psoc.cypress.com/can              |
|                  |                      | USB                   | psoc.cypress.com/usb              |

© Cypress Semiconductor Corporation, 2001-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 38-07247 Rev. \*E

Revised September 18, 2008

Page 9 of 9