## 阅读申明

- 1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任何异议请及时告之,我们将妥善解决。
- 2.本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。
- 3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。
- 4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

- 1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.
- 2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.
- 3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.
- 4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".



## 27 MHz Clock Generator with VCXO

### **Features**

- Generates 27 MHz Output Clock
- Uses 27 MHz LVCMOS Reference Clock
- LVCMOS Output
- VCXO with 230 ppm Minimum Pull Range
- Fully Integrated Low Noise Phase Locked Loop (PLL)
- Linear Voltage-to-Frequency Control Curve
- Supply Voltage: 3.3V
- Pb-free 16-Pin TSSOP Package

### **Description**

The CY2VC511 is a PLL based clock generator with VCXO control. It takes a low swing 27 MHz reference clock, and generates an adjustable 27 MHz output clock. The device has a single LVCMOS output and operates from a 3.3V power supply.

The VIN pin is an analog input that enables the user to pull the output frequency. The pullability range is at least 230 ppm (±115 ppm). The pull curve is very linear.

Unlike conventional VCXO designs, the output frequency adjustment is achieved by a proprietary PLL design. This permits the use of 27 MHz clock reference.



**Cypress Semiconductor Corporation**Document Number: 001-10796 Rev. \*D



### **Pinout**

Figure 1. Pin Diagram - 16-Pin TSSOP



Table 1. Pin Definitions - 16-Pin TSSOP

| Pin              | Name  | Туре            | Description                                                                                                                                                                                          |
|------------------|-------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                | REFIN | 1.8V CMOS Input | Reference Clock Input                                                                                                                                                                                |
| 9                | VIN   | Analog Input    | VCXO Control Voltage - VIN has a positive control slope; that is, increasing the voltage on VIN causes the output frequency to increase  The nominal output frequency is determined when VIN = 1.65V |
| 13               | CLK   | CMOS Output     | 27 MHz Output Clock                                                                                                                                                                                  |
| 11, 16           | DNU   | _               | Do Not Use: DNU pins are electrically connected, but perform no function                                                                                                                             |
| 5, 6, 10, 12, 14 | NC    | _               | No Connect: NC pins are not connected to the die                                                                                                                                                     |
| 2, 3, 4          | VDD   | Power           | Supply Voltage: 3.3V                                                                                                                                                                                 |
| 7, 8, 15         | VSS   | Power           | Ground                                                                                                                                                                                               |



### Frequency Table

| Input                     | Output Frequency (MHz) |                          |
|---------------------------|------------------------|--------------------------|
| Reference Frequency (MHz) | PLL Multiplier Value   | Output Frequency (Miriz) |
| 27                        | 1                      | 27                       |

### **VCXO** and VIN

The output frequency of the device is adjusted over a limited range by use of the VCXO feature. This feature is typically used to phase and frequency lock to a separate reference clock. The frequency is controlled by the analog voltage on the VIN pin. The nominal output frequency is generated when VIN = 1.65V. As the voltage on VIN is increased, the output frequency increases. The voltage range for VIN is from 0V ( $V_{SS}$ ) to  $V_{DD}$ . The relationship between output frequency (ppm) to VIN voltage is very linear over a large portion of the control voltage range.

### **Application Information**

### **Power Supply Filtering Techniques**

As in any high speed analog circuitry, noise on the power supply pins can degrade device performance. For general power plane decoupling, make certain there is at least one tantalum capacitor (~5 to 10  $\mu F$ ) in the general vicinity of this device. Additionally, ensure there is one or two multi-layer ceramic chip capacitors (0.01 or 0.1  $\mu F$ ) located as close as possible to the power and ground pins of the device. Ensure the layout is optimized to minimize power and ground inductance and locate the capacitor as close to the device pins as possible.

### **Absolute Maximum Conditions**

| Parameter           | Description                       | Condition                   | Min  | Max                   | Unit |
|---------------------|-----------------------------------|-----------------------------|------|-----------------------|------|
| $V_{DD}$            | Supply Voltage                    |                             | -0.5 | 4.4                   | V    |
| V <sub>IN</sub> [1] | Input Voltage, DC                 | Relative to V <sub>SS</sub> | -0.5 | V <sub>DD</sub> + 0.5 | V    |
| T <sub>S</sub>      | Temperature, Storage              | Non operating               | -65  | 150                   | °C   |
| TJ                  | Temperature, Junction             |                             | _    | 125                   | °C   |
| ESD <sub>HBM</sub>  | ESD Protection (Human Body Model) | JEDEC STD 22-A114-B         | 2000 | _                     | V    |
| UL-94               | Flammability Rating               | At 1/8 in                   | V    | -0                    |      |
| $\Theta_{JA}^{[2]}$ | Thermal Resistance, Junction to   | 0 m/s airflow               | 8    | 34                    | °C/W |
|                     | Ambient                           | 1 m/s airflow               | 79   |                       |      |
|                     |                                   | 2.5 m/s airflow             | 7    | 76                    |      |

### **Operating Conditions**

| Parameter         | Description                                                                                                       | Min   | Тур | Max   | Unit |
|-------------------|-------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| $V_{DD}$          | Supply Voltage Range                                                                                              | 3.135 | 3.3 | 3.465 | V    |
| T <sub>A</sub>    | Ambient Temperature                                                                                               | 0     | _   | 70    | °C   |
|                   | Power up time for $V_{\mbox{\scriptsize DD}}$ to reach minimum specified voltage (ensure power ramp is monotonic) | 0.05  | _   | 500   | ms   |
| C <sub>LOAD</sub> | Load Capacitance on CLK output                                                                                    | 1     | _   | 15    | pF   |

### Notes

Document Number: 001-10796 Rev. \*D Page 3 of 7

<sup>1.</sup> The voltage on any input or output pin cannot exceed the power pin during power up.

Simulated using Apache Sentinel TI software. The board is derived from the JEDEC multilayer standard. It measures 76 x 114 x 1.6 mm and has 4-layers of copper (2/1/1/2 oz.). The internal layers are 100% copper planes, while the top and bottom layers have 50% metalization. No vias are included in the model.



### **DC Electrical Characteristics**

| Parameter                            | Description                                   | Condition                                 | Min                 | Тур | Max                 | Unit |
|--------------------------------------|-----------------------------------------------|-------------------------------------------|---------------------|-----|---------------------|------|
| I <sub>DD</sub>                      | Operating Supply Current                      | V <sub>DD</sub> = 3.465V, output unloaded | _                   | -   | 110                 | mA   |
| V <sub>OH</sub>                      | High Output Voltage                           | $V_{DD} = min, I_{OH} = -4 mA$            | 0.9*V <sub>DD</sub> | -   | -                   | V    |
| V <sub>OL</sub>                      | Low Output Voltage                            | $V_{DD} = max$ , $I_{OL} = 4 mA$          | _                   | -   | 0.1*V <sub>DD</sub> | V    |
| $V_{IH}$                             | Input High Voltage                            | For REFIN                                 | 1.25                | -   | 1.8                 | V    |
| V <sub>IL</sub>                      | Input Low Voltage                             | For REFIN                                 | _                   | _   | 0.25                | V    |
| V <sub>VIN</sub>                     | VIN Input Voltage                             |                                           | 0                   | -   | $V_{DD}$            | V    |
| I <sub>VIN</sub>                     | VIN Input Current                             | $V_{SS} \le VIN \le V_{DD}$               | -10                 | -   | 60                  | μΑ   |
| INL <sub>VIN</sub> <sup>[3, 4]</sup> | VIN to F <sub>OUT</sub> Integral Nonlinearity | $V_{SS} \le VIN \le V_{DD}$               | _                   | 1   | _                   | %    |

### AC Electrical Characteristics [3]

| Parameter         | Description      | Test Conditions                                                                                                               | Min  | Тур | Max | Unit |
|-------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| F <sub>OUT</sub>  | Output Frequency |                                                                                                                               | _    | 27  | _   | MHz  |
| PR                | Pull Range       | $VIN = V_{DD}$ to $V_{SS}$ , relative to nominal $f_{OUT}$ ( $VIN = 1.65V$ ) across operating temperature and supply voltage. | ±115 | _   | _   | ppm  |
| T <sub>DC</sub>   | Duty Cycle       | Measured at V <sub>DD</sub> /2, defined in Figure 2                                                                           | 45   | 50  | 55  | %    |
| T <sub>R</sub>    | Output Rise Time | 20% to 80% of V <sub>DD</sub> , C <sub>LOAD</sub> = 15 pF                                                                     | _    | 0.7 | 1.5 | ns   |
| T <sub>F</sub>    | Output Fall Time | 80% to 20% of V <sub>DD</sub> , C <sub>LOAD</sub> = 15 pF                                                                     | _    | 0.8 | 1.5 | ns   |
| T <sub>LOCK</sub> | Start Up Time    | Time for CLK to reach valid frequency measured from the time $V_{DD} = V_{DD}$ (min)                                          | -    | -   | 5   | ms   |

### **Parameter Measurements**

Figure 2. Output Duty Cycle Timing



Figure 3. Output Rise and Fall Time



- Not 100% tested, guaranteed by design and characterization.
   Integral nonlinearity is defined in IEEE Standard 1241-2000.



### **Ordering Information**

| Part Number  | Package Description          | Product Flow           |  |
|--------------|------------------------------|------------------------|--|
| Pb-Free      |                              |                        |  |
| CY2VC511ZXC  | 16-Pin TSSOP                 | Commercial, 0° to 70°C |  |
| CY2VC511ZXCT | 16-Pin TSSOP - Tape and Reel | Commercial, 0° to 70°C |  |

### **Package Drawings and Dimensions**

Figure 4. 16-Pin TSSOP 4.40 mm Body



DIMENSIONS IN MM(INCHES) MIN. MAX. REFERENCE JEDEC MO-153 PACKAGE WEIGHT 0.05gms

| PART #                |                |  |  |
|-----------------------|----------------|--|--|
| Z16.173 STANDARD PKG. |                |  |  |
| ZZ16.173              | LEAD FREE PKG. |  |  |





51-85091 \*B

Page 5 of 7



## **Document History Page**

|      | Document Title: CY2VC511 27 MHz Clock Generator with VCXO Document Number: 001-10796 |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|------|--------------------------------------------------------------------------------------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev. | ECN No.                                                                              | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| **   | 506248                                                                               | RGL                | See ECN            | New data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| *A   | 1285703                                                                              | JWK/KVM/<br>ARI    | See ECN            | Changed definition of nominal frequency to VIN = $1.65V$ Added $C_{LOAD}$ specification Changed $R_{UP}$ value Corrected $T_R/T_F$ conditions and specification Removed pull down resistor on SEL Updated several drawings Edited data sheet for template compliance                                                                                                                                                                                                                                        |  |
| *B   | 2705638                                                                              | XHT/KVM/<br>AESA   | 05/13/2009         | Changed title from Low Noise Clock Generator with VCXO to 27 MHz Clock Generator with VCXO, Basic configuration change: Reference changed from crystal to driven clock, Output changed from 216 MHz to 27 MHz, Pinout changed to show no connects, Pin 11 changed to DNU, $V_{DD}$ range changed from $\pm 0.2V$ to $\pm 5\%$ , Thermal resistance data added, IOL & IOH changed from 2mA to 4mA Phase noise specs removed, IIVIN changed from $\pm 0.00$ from $\pm 0.00$ k fall times changed, IDD changed |  |
| *C   | 2768029                                                                              | KVM                | 09/18/2009         | Remove reference to OE/PD# pin in $I_{DD}$ spec Change parameter name $I_{IVIN}$ to $I_{VIN}$ Change parameter LIN to INL $_{VIN}$ , add note to definition Add max limit for $T_R$ , $T_F$ : 1.5 ns Change $T_{LOCK}$ max from 10 ms to 5 ms                                                                                                                                                                                                                                                               |  |
| *D   | 2905106                                                                              | KVM                | 05/14/10           | Updated package diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |



### Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Wireless/RF

Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/powerpsoc

cypress.com/go/plc
Memory cypress.com/go/memory
Optical & Image Sensing cypress.com/go/image
PSoC cypress.com/go/psoc
Touch Sensing cypress.com/go/touch
USB Controllers cypress.com/go/USB

cypress.com/go/wireless

#### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2007-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-10796 Rev. \*D Revised May 14, 2010

Page 7 of 7