# 阅读申明

- 1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任何异议请及时告之,我们将妥善解决。
- 2.本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。
- 3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。
- 4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

- 1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.
- 2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.
- 3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.
- 4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets" .



## WMS7110 / 7111

NON-VOLATILE DIGITAL POTENTIOMETERS

WITH UP/DOWN (3-WIRE) INTERFACE,

10KOHM, 50KOHM, 100KOHM RESISTANCE

128 TAPS

WITHOUT / WITH OUTPUT BUFFER



## 1. GENERAL DESCRIPTION

The WMS7110/7111 is a single channel 128-tap non-volatile linear digital potentiometer available in  $10K\Omega$ ,  $50K\Omega$  and  $100K\Omega$  resistance. The device consists of Up/Down serial interface, tap register, decoder, resistor array, wiper switches, NV memory and control logics.

The WMS7110 device can be configured as a two-terminal variable resistor or a three-terminal voltage divider without an output buffer, but the WMS7111 device, which has a built-in output buffer, can only be configured as a three-terminal voltage divider. Both devices can be used in a wide variety of applications.

The output of the potentiometer is determined by its wiper position, which varies linearly between its end terminals,  $R_A/V_A$  and  $R_B/V_B$ . The wiper position,  $R_w/V_w$ , is controlled by Up/Down serial interface  $(\overline{CS}, \overline{INC})$  and  $U/\overline{D}$  through the Tap Register (TR). In addition, the wiper position can also be stored into a non-volatile memory location (NVMEM0), which is then automatically recalled upon power up.

## 2. FEATURES

- Drop-in replacement for many popular parts
- Single linear-taper channel
- 128 taps
- 10K, 50K and 100K end-to-end resistance
- V<sub>SS</sub> to V<sub>DD</sub> terminal voltages
- Automatic recall of wiper position when power-on
- Potentiometer control through Up/Down (3-wire) serial interface
- Endurance 100,000 cycles
- Data retention 100 years
- Package options:
  - 8-pin PDIP, SOIC or MSOP
- Industrial temperature range: -40° to 85°C
- Single supply operation: 2.7V to 5.5V



## 3. BLOCK DIAGRAM



FIGURE 1 - WMS7110 BLOCK DIAGRAM (Rheostat/Divider Mode)



FIGURE 2 – WMS7111 BLOCK DIAGRAM (Divider Mode)

## WMS7110 / 7111



## 4. TABLE OF CONTENTS

| 1. GENERAL DESCRIPTION                             | 2  |
|----------------------------------------------------|----|
| 2. FEATURES                                        | 2  |
| 3. BLOCK DIAGRAM                                   | 3  |
| 4. TABLE OF CONTENTS                               | 4  |
| 5. PIN CONFIGURATION                               | 5  |
| 6. PIN DESCRIPTION                                 | 6  |
| 7. FUNCTIONAL DESCRIPTION                          | 7  |
| 7.1. Rheostat And Divider Operations               | 7  |
| 7.1.1. Rheostat Configuration                      | 7  |
| 7.1.2. Divider Configuration                       | 7  |
| 7.2. Non-Volatile Memory (NVMEM0)                  | 7  |
| 7.3. Serial Data Interface                         | 8  |
| 7.4. Operation Overview                            | 8  |
| 8. TIMING DIAGRAMS                                 | 9  |
| 9. ABSOLUTE MAXIMUM RATINGS & OPERATING CONDITIONS | 11 |
| 10. ELECTRICAL CHARACTERISTICS                     | 12 |
| 10.1 Test Circuits                                 | 14 |
| 11. TYPICAL APPLICATION CIRCUITS                   | 15 |
| 11.1. Layout Considerations                        | 17 |
| 12. PACKAGE DRAWINGS AND DIMENSIONS                | 18 |
| 13. ORDERING INFORMATION                           | 21 |
| 14 VERSION HISTORY                                 | 22 |



## **5. PIN CONFIGURATION**





## 6. PIN DESCRIPTION

## **TABLE 1 - PIN DESCRIPTION**

| Pin Name                       | Description                                                                                                                                                                                                     |  |  |  |  |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                | Chip Select: When $\overline{\text{CS}}$ is LOW, the device is enabled.                                                                                                                                         |  |  |  |  |
| CS                             | When $\overline{\text{CS}}$ is HIGH, the part is deselected and is in standby mode                                                                                                                              |  |  |  |  |
| U/D                            | <b>Up/Down Control:</b> HIGH state enables the wiper to move towards the $R_{\text{A}}$ / $V_{\text{A}}$ terminal, while LOW state implies the wiper moves towards the $R_{\text{B}}$ / $V_{\text{B}}$ terminal |  |  |  |  |
|                                | Increment Control: When $\overline{\text{CS}}$ is LOW, a HIGH-LOW                                                                                                                                               |  |  |  |  |
| INC                            | transition on INC will move the wiper one increment                                                                                                                                                             |  |  |  |  |
|                                | either up or down based on the U/D input                                                                                                                                                                        |  |  |  |  |
| R <sub>A</sub> /V <sub>A</sub> | High terminal of the device                                                                                                                                                                                     |  |  |  |  |
| R <sub>B</sub> /V <sub>B</sub> | Low terminal of the device                                                                                                                                                                                      |  |  |  |  |
| R <sub>W</sub> /V <sub>W</sub> | Wiper Terminal: Output of the resistor array is determined by the $\overline{INC}$ , $U/D$ and $\overline{CS}$ inputs                                                                                           |  |  |  |  |
| V <sub>SS</sub>                | Ground pin, logic ground reference                                                                                                                                                                              |  |  |  |  |
| $V_{DD}$                       | Power Supply                                                                                                                                                                                                    |  |  |  |  |

Notes: The terminology of high and low terminals above references to the relative position of the terminal with respect to the wiper moving direction and not the voltage potential of the terminal.



## 7. FUNCTIONAL DESCRIPTION

#### 7.1. RHEOSTAT AND DIVIDER OPERATIONS

The WMS7110 device can operate as either a two-terminal variable resistor or a three-terminal voltage divider without an output buffer. However, the WMS7111 can only operate in a three-terminal voltage divider with an output buffer.

## 7.1.1. Rheostat Configuration

In the rheostat mode, the WMS7110 can be configured as a two-terminal resistive element, where one terminal is connected to one end of the resistor ( $R_A$  or  $R_B$ ) and the other terminal is the wiper ( $R_W$ ). The moving direction of the wiper depends upon the setting of U/D control signal. When the U/D is set to Up, then the wiper moves towards  $R_A$ . Conversely, when the U/D is set to Down, then the wiper moves towards  $R_B$ . The wiper movement to either direction is controlled by toggling the  $\overline{INC}$  signal from HIGH to LOW.

This configuration controls the resistance between the wiper and either end. The wiper resistance can be adjusted by either changing the wiper position or loading a stored wiper position value from NVMEM0 upon power up.

### 7.1.2. Divider Configuration

Additionally, the WMS7110 can also be configured as a voltage divider. With an input voltage applied to one end (usually  $V_A$ ), the ground is connected to the other end (usually  $V_B$ ). These input voltages cannot exceed the  $V_{DD}$  level or go below the  $V_{SS}$  level. The voltage on the wiper,  $V_W$ , is proportional to the wiper position with respect to the voltage difference between  $V_A$  and  $V_B$ . The moving direction of the wiper depends upon the setting of the U/D control signal. When the U/D is set to Up, then the wiper moves towards  $V_A$ . Conversely, when the U/D is set to Down, then the wiper moves towards  $V_B$ . The wiper movement to either direction is controlled by toggling the  $\overline{INC}$  signal from HIGH to LOW.

Nevertheless, the WMS7111 can only be configured as a voltage divider and operate similarly as the WMS7110 device. The only difference is WMS7111 has an output buffer, but WMS7110 doesn't have. Besides, the resistance cannot be directly measured in this configuration.

#### 7.2. NON-VOLATILE MEMORY (NVMEM0)

The WMS7110/7111 has one NVMEM0 location available for storing the current wiper position via the Up/Down serial interface. This stored value is automatically recalled and loaded into the tap register upon power up.



#### 7.3. SERIAL DATA INTERFACE

The WMS7110/7111 device has a 3-wire Up/Down Serial Interface consisting of  $\,$  CS , INC  $\,$  and U/D control signals. The key features of this interface include:

- Enabling the device
- Determining the moving direction of the wiper
- Increment/Decrement operation on the wiper
- Non-volatile storage of the present wiper position into the NVMEM0 for automatic recall at power up
- Entering into the standby mode

#### 7.4. OPERATION OVERVIEW

The wiper position can be changed either up or down by operating the  $\overline{CS}$ ,  $U/\overline{D}$  and  $\overline{INC}$  control signals.

When  $\overline{CS}$  is LOW, the device is selected and the wiper can be moved by toggling the  $\overline{INC}$ . As a result, the wiper moves up when  $\overline{U/D}$  is HIGH and moves down when  $\overline{U/D}$  is LOW. The status of the  $\overline{U/D}$  can be changed even though the  $\overline{CS}$  remains LOW. This allows the system to enable the device and then move the wiper position either up or down until the desired position is reached.

When the wiper is already at the lowest position, further Down operation won't change the wiper position. Similarly, when the wiper is at the highest position, further Up operation won't change the wiper position too.

The current wiper position can be automatically stored into the NVMEM0 each time the <u>CS</u> goes from LOW to HIGH while the <u>INC</u> remains HIGH. Adversely, if the <u>INC</u> is LOW when the <u>CS</u> goes HIGH, the wiper position cannot be stored. Meanwhile, the NVMEM0 content is automatically loaded into the wiper during power on.

When the CS is held HIGH, the device enters into Standby mode and the wiper position cannot be changed. Changing the  $\overline{\text{CS}}$  to LOW exits the Standby mode and enables the device again.

The operating modes of Up/Down interface are summarized in the table below:

| CS          | U/D  | INC                 | Operation                                        |
|-------------|------|---------------------|--------------------------------------------------|
| LOW         | HIGH | <b>H</b> IGH to LOW | Move Wiper toward $R_A/V_A$                      |
| LOW         | LOW  | HIGH to LOW         | Move Wiper toward R <sub>B</sub> /V <sub>B</sub> |
| LOW to HIGH | х    | HIGH                | Store Current Wiper Position                     |
| LOW to HIGH | х    | LOW                 | No Store, Return to Standby                      |
| HIGH        | х    | х                   | Standby                                          |

Note: x means don't care



## 8. TIMING DIAGRAMS

Conditions:  $V_{DD}$  = +2.7V to 5.5V,  $V_A$  =  $V_{DD}$ ,  $V_B$  = 0V, T = 25°C



FIGURE 3 -WMS7110/1 TIMING DIAGRAM

#### Note:

 $<sup>^{\</sup>mbox{\scriptsize [1]}}$  This only applies to the Power-Up sequence.

 $<sup>^{[2]}</sup>$  MI in the AC Timing diagram (Figure 3) refers to the minimum incremental change in the wiper output due to a change in the wiper position.



## **TABLE 10 - TIMING PARAMETERS**

| PARAMETERS                    | SYMBOL                          | MIN.                   | MAX.             | UNITS |
|-------------------------------|---------------------------------|------------------------|------------------|-------|
| CS to INC Setup               | t <sub>CI</sub>                 | 100                    |                  | ns    |
| U/D to INC Setup              | t <sub>DI</sub>                 | 50                     |                  | ns    |
| U/D to INC Hold               | t <sub>ID</sub>                 | 100                    |                  | ns    |
| INC LOW Period                | t <sub>IL</sub>                 | 250                    |                  | ns    |
| INC HIGH Period               | t <sub>IH</sub>                 | 250                    |                  | ns    |
| INC Inactive to CS Inactive   | t <sub>IC</sub>                 | 1                      |                  | μS    |
| CS Deselect Time (NO STORE)   | t <sub>CPH</sub>                | 100                    |                  | ns    |
| CS Deselect Time (STORE)      | t <sub>CPH</sub>                | 15 (2.7V)<br>30 (5.5V) |                  | ms    |
| INC to Wiper Change           | t <sub>IW</sub>                 |                        | 5                | μS    |
| INC Cycle Time                | t <sub>CYC</sub>                | 1                      |                  | μS    |
| INC Input Rise and Fall Time  | t <sub>R</sub> , t <sub>F</sub> |                        | 500              | μS    |
| Power-Up Delay                | t <sub>PUD</sub>                |                        | 1                | ms    |
|                               |                                 | 0.2                    | 50               | V/ms  |
| V <sub>CC</sub> Power-Up rate | t <sub>R</sub> V <sub>CC</sub>  | (13ms<br>0-2.7V)       | (54μs<br>0-2.7V) |       |



## 9. ABSOLUTE MAXIMUM RATINGS & OPERATING CONDITIONS

TABLE 11 - ABSOLUTE MAXIMUM RATINGS (PACKAGED PARTS) [1]

| Conditions                                | Values                                 |
|-------------------------------------------|----------------------------------------|
| Junction temperature                      | 150°C                                  |
| Storage temperature                       | -65° to +150°C                         |
| Voltage applied to any pad                | $(V_{ss} - 0.3V)$ to $(V_{DD} + 0.3V)$ |
| Lead temperature (soldering – 10 seconds) | 300°C                                  |
| $V_{SS} - V_{DD}$                         | -0.3 to 7.0V                           |

## **TABLE 12 - OPERATING CONDITIONS (PACKAGED PARTS)**

| Conditions                        | Values         |
|-----------------------------------|----------------|
| Industrial operating temperature  | -40°C to +85°C |
| Supply voltage (V <sub>DD</sub> ) | +2.7V to +5.5V |
| Ground voltage (V <sub>SS</sub> ) | 0V             |

-

<sup>[1]</sup> Stresses above those listed may cause permanent damage to the device. Exposure to the absolute maximum ratings may affect device performance and reliability. Functional operation is not implied at these conditions.



## 10. ELECTRICAL CHARACTERISTICS

## TABLE 12 – ELECTRICAL CHARACTERISTICS (Packaged parts)

| PARAMETERS                    | SYMBOL                   | MIN.            | TYP. | MAX.         | UNITS  | CONDITIONDS [5]                                                                          |
|-------------------------------|--------------------------|-----------------|------|--------------|--------|------------------------------------------------------------------------------------------|
| Rheostat Mode                 |                          |                 |      |              |        |                                                                                          |
| Nominal Resistance            | R                        | -20             |      | +20          | %      | T=25°C, Wiper open                                                                       |
| Different Non Linearity [2]   | R-DNL                    | -1              | ±0.3 | +1           | LSB    | [6]                                                                                      |
| Integral Non Linearity [2]    | R-INL                    | -1              | ±0.5 | +1           | LSB    | [6]                                                                                      |
| Tempo <sup>[1]</sup>          | $\Delta R_{AB}/\Delta T$ |                 | 300  |              | ppm/°C |                                                                                          |
| Wiper Resistance [2]          | R <sub>W</sub>           |                 | 50   |              | Ω      | V <sub>DD</sub> =5V, I=V <sub>DD</sub> /R <sub>Total</sub> [7]                           |
|                               |                          |                 | 80   |              | Ω      | V <sub>DD</sub> =2.7V, I=V <sub>DD</sub> /R <sub>Total</sub> [7]                         |
| Wiper Current                 | I <sub>W</sub>           | -1              |      | 1            | mA     |                                                                                          |
| Divider Mode                  |                          |                 |      |              |        |                                                                                          |
| Resolution                    | N                        | 8               |      |              | Bits   |                                                                                          |
| Different Non Linearity [2]   | DNL                      | -1              | ±0.2 | +1           | LSB    |                                                                                          |
| Integral Non Linearity [2]    | INL                      | -1              | ±0.1 | +1           | LSB    |                                                                                          |
| Temperature Coefficient [1]   | ΔW /ΔT                   |                 | +20  |              | ppm/°C | Wiper at center                                                                          |
| Full Scale Error              | $V_{FSE}$                | -1              |      | 0            | LSB    | Wiper at highest position                                                                |
| Zero Scale Error              | V <sub>ZSE</sub>         | 0               |      | 1            | LSB    | Wiper at lowest position                                                                 |
| Resistor Terminal             |                          |                 |      |              |        |                                                                                          |
| Voltage Range                 | $V_A, V_B, V_W$          | V <sub>SS</sub> |      | $V_{DD}$     | V      |                                                                                          |
| Terminal Capacitance [1]      | $C_A, C_B$               |                 | 30   |              | pF     |                                                                                          |
| Wiper Capacitance [1]         |                          |                 | 30   |              | pF     |                                                                                          |
| Dynamic Characteristics [1]   |                          |                 |      |              |        |                                                                                          |
|                               | BW <sub>10K</sub>        |                 | 1.5  |              | MHz    | V <sub>DD</sub> =5V, B =VSS                                                              |
| Bandwidth –3dB                | BW <sub>50K</sub>        |                 | 300  |              | KHz    | Wiper at center                                                                          |
|                               | BW <sub>100K</sub>       |                 | 200  |              | KHz    |                                                                                          |
| Analog Output (Buffer enable  | es)                      |                 |      |              |        |                                                                                          |
| Amp Output Current            | I <sub>OUT</sub>         | 3               |      |              | mA     | V <sub>O</sub> =1/2 scale                                                                |
| Amp Output Resistance         | Rout                     |                 | 1    | 10           | Ω      | I <sub>L</sub> = 100uA                                                                   |
| Total Harmonic Distortion [1] | THD                      |                 |      | 0.08         | %      | $ \begin{array}{c} A = 2.5V,  V_{DD} = 5V,  f = 1kHz, \\ V_{IN} = 1V_{RMS} \end{array} $ |
| Digital Inputs/Outputs        |                          |                 |      |              |        |                                                                                          |
| Input High Voltage            | V <sub>IH</sub>          | $0.7xV_{DD}$    |      |              | V      |                                                                                          |
| Input Low Voltage             | V <sub>IL</sub>          |                 |      | $0.3xV_{DD}$ | V      |                                                                                          |
| Output Low Voltage            | $V_{OL}$                 |                 |      | 0.4          | V      | I <sub>OL</sub> =2mA                                                                     |



## TABLE 12 - ELECTRICAL CHARACTERISTICS (Packaged parts) - Cont'd

| PARAMETERS                      | SYMBOL                         | MIN. | TYP. | MAX. | UNITS | CONDITIONDS [5]                                                                       |
|---------------------------------|--------------------------------|------|------|------|-------|---------------------------------------------------------------------------------------|
| Input Leakage Current           | I <sub>LI</sub>                | -1   |      | +1   | uA    | CS =V <sub>DD</sub> ,Vin=Vss ~ V <sub>DD</sub>                                        |
| Output Leakage Current          | I <sub>Lo</sub>                | -1   |      | +1   | uA    | $\overline{\text{CS}} = V_{\text{DD}}, \text{Vin} = V_{\text{SS}} \sim V_{\text{DD}}$ |
| Input Capacitance [1]           | C <sub>IN</sub>                |      | 25   |      | pF    | V <sub>DD</sub> =5V, fc = 1Mhz                                                        |
| Output Capacitance [1]          | C <sub>OUT</sub>               |      | 25   |      | pF    | V <sub>DD</sub> =5V, fc = 1Mhz                                                        |
| Power Requirements              |                                |      |      |      |       |                                                                                       |
| Operating Voltage               | $V_{DD}$                       | 2.7  |      | 5.5  | V     |                                                                                       |
| Operating Current               | $I_{DDR}, I_{DDW}$             |      | 1    | 2    | mA    | All operations                                                                        |
| Standby Current                 | I <sub>SA</sub> <sup>[3]</sup> |      | 0.5  | 1    | mA    | Buffer = ON  CS = HIGH, no load                                                       |
| Standby Current                 | I <sub>SB</sub> <sup>[4]</sup> |      | 0.1  | 1    | uA    | Buffer = OFF  CS = HIGH, no load                                                      |
| Power Supply Rejection<br>Ratio | PSRR                           |      |      | 1    | LSB/V | V <sub>DD</sub> =5V±10%, Wiper at center                                              |

## Notes:

<sup>[1]</sup> Not subject to production test.

<sup>&</sup>lt;sup>[2]</sup> LSB =  $(R_A/V_A - R_B/V_B)$  / (T - 1); DNL =  $(V_i - V_{i+1})$  / LSB + 1 (if increment) or =  $(V_i - V_{i+1})$  / LSB - 1 (if decrement); INL =  $(V_i - i*LSB)$  / LSB; where i = [0, (T -1)] and T = # of taps of the device.

<sup>[3]</sup> WMS7111 only.

<sup>[4]</sup> WMS7110 only.

<sup>&</sup>lt;sup>[5]</sup> Conditions:  $V_{CC}$  = 2.7 to 5.5V, T = 25°C and timing measured at 50% level, unless stated.

<sup>[6]</sup> Only guarantee by design.

 $<sup>^{[7]}</sup>$  R<sub>total</sub> = end-to-end resistance.



## **10.1 TEST CIRCUITS**



Potentiometer divider nonlinearity error test circuit (INL, DNL)



Power supply sensitivity test circuit (PSS, PSRR)



Resistor position nonlinearity error test circuit (Rheostat Operation: R-INL, R-DNL)



Capacitance test circuit



Wiper resistance test circuit



Gain vs. frequency test circuit

FIGURE 4 - TEST CIRCUITS



## 11. TYPICAL APPLICATION CIRCUITS



FIGURE 5 – PROGRAMMABLE INVERTING GAIN AMPLIFIER USING THE WMS7110/7111



FIGURE 6 - PROGRAMMABLE NON-INVERTING GAIN AMPLIFIER USING THE WMS7110/7111





FIGURE 7 - WMS7111 TRIMMING VOLTAGE REFERENCE



FIGURE 8 - WMS7111 RF AMP CONTROL



## 11.1. LAYOUT CONSIDERATIONS

Use a  $0.1\mu F$  bypass capacitor as close as possible to the  $V_{DD}$  pin. This is recommended for best performance. Often this can be done by placing the surface mount capacitor on the bottom side of the PC board, directly between the  $V_{DD}$  and  $V_{SS}$  pins. Care should be taken to separate the analog and digital traces. Sensitive traces should not run under the device or close to the bypass capacitors.

A dedicated plane for analog ground helps in reducing ground noise for sensitive analog signals.



FIGURE 9 - WMS7110/7111 LAYOUT



## 12. PACKAGE DRAWINGS AND DIMENSIONS



FIGURE 10: 8L 150MIL SOIC





FIGURE 11: 8L 300MIL PDIP





FIGURE 12: 8L 3MM MSOP



## 13. ORDERING INFORMATION

Winbond's WinPot Part Number Description:



| Output | End-to-End | SOIC                | PDIP                | MSOP                |
|--------|------------|---------------------|---------------------|---------------------|
| Buffer | Resistance |                     |                     |                     |
| NO     | 10K        | WMS7110 <b>010S</b> | WMS7110 <b>010P</b> | WMS7110 <b>010M</b> |
|        | 50K        | WMS7110 <b>050S</b> | WMS7110 <b>050P</b> | WMS7110 <b>050M</b> |
|        | 100K       | WMS7110 <b>100S</b> | WMS7110 <b>100P</b> | WMS7110 <b>100M</b> |
| YES    | 10K        | WMS7111 <b>010S</b> | WMS7111 <b>010P</b> | WMS7111 <b>010M</b> |
|        | 50K        | WMS7111 <b>050S</b> | WMS7111 <b>050P</b> | WMS7111 <b>050M</b> |
|        | 100K       | WMS7111 <b>100S</b> | WMS7111 <b>100P</b> | WMS7111 <b>100M</b> |

#### Notes:

Part number with white background: Available for sampling and mass production.

Part numbers with shaded background: Call factory for availability.

For the latest product information, access Winbond's worldwide website at  $\underline{\text{http://www.winbond-usa.com}}$ 



#### 14. VERSION HISTORY

| VERSION | DATE      | DESCRIPTION   |
|---------|-----------|---------------|
| 1.0     | July 2003 | Initial issue |

The contents of this document are provided only as a guide for the applications of Winbond products. Winbond makes no representation or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to discontinue or make changes to specifications and product descriptions at any time without notice. No license, whether express or implied, to any intellectual property or other right of Winbond or others is granted by this publication. Except as set forth in Winbond's Standard Terms and Conditions of Sale, Winbond assumes no liability whatsoever and disclaims any express or implied warranty of merchantability, fitness for a particular purpose or infringement of any Intellectual property.

Winbond products are not designed, intended, authorized or warranted for use as components in systems or equipments intended for surgical implantation, atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, or for other applications intended to support or sustain life. Further, Winbond products are not intended for applications wherein failure of Winbond products could result or lead to a situation wherein personal injury, death or severe property or environmental injury could occur.



#### Headquarters

No. 4, Creation Rd. III Science-Based Industrial Park, Hsinchu, Taiwan TEL: 886-3-5770066 FAX: 886-3-5665577 http://www.winbond.com.tw/

#### **Taipei Office**

9F, No. 480, Pueiguang Rd. Neihu District Taipei, 114 Taiwan TEL: 886-2-81777168 FAX: 886-2-87153579

#### Winbond Electronics Corporation America

2727 North First Street, San Jose, CA 95134, U.S.A. TEL: 1-408-943666 FAX: 1-408-5441797 http://www.winbond-usa.com/

## Winbond Electronics Corporation Japan

7F Daini-ueno BLDG. 3-7-18 Shinyokohama Kohokuku, Yokohama, 222-0033 TEL: 81-45-4781881 FAX: 81-45-4781800

#### Winbond Electronics (Shanghai) Ltd.

27F, 299 Yan An W. Rd. Shanghai, 200336 China TEL: 86-21-62365999 FAX: 86-21-62356998

#### Winbond Electronics (H.K.) Ltd.

Unit 9-15, 22F, Millennium City, No. 378 Kwun Tong Rd., Kowloon, Hong Kong TEL: 852-27513100 FAX: 852-27552064

Please note that all data and specifications are subject to change without notice. All the trademarks of products and companies mentioned in this datasheet belong to their respective owners. This product incorporates SuperFlash® technology licensed from SST.