

1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任 何异议请及时告之,我们将妥善解决。

本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。

3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。

4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.

2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.

3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.

4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".



#### ISO-CMOS MT8814 8 x 12 Analog Switch Array

Data Sheet

September 2011

## Features

- Internal control latches and address decoder
- Short set-up and hold times
- Wide operating voltage: 4.5 V to 13.2 V
- 12Vpp analog signal capability
- R<sub>ON</sub> 65 Ω max. @ V<sub>DD</sub>=12 V, 25°C
- $\Delta R_{ON} \le 10 \ \Omega$  @ V<sub>DD</sub>=12 V, 25°C
- Full CMOS switch for low distortion
- Minimum feedthrough and crosstalk
- Separate analog and digital reference supplies
- Low power consumption ISO-CMOS technology

## Applications

- Key systems
- PBX systems
- Mobile radio
- Test equipment /instrumentation
- Analog/digital multiplexers
- Audio/Video switching

#### **Ordering Information**

MT8814AE1 MT8814AP1 MT8814APR1 \*Pb Free Matte Tin

40 Pin PDIP\* Tubes 44 Pin PLCC\* Tubes 44 Pin PLCC\*

Tape & Reel

-40°C to +85°C

### Description

The Zarlink MT8814 is fabricated in Zarlink's ISO-CMOS technology providing low power dissipation and high reliability. The device contains a 8 x 12 array of crosspoint switches along with a 7 to 96 line decoder and latch circuits. Any one of the 96 switches can be addressed by selecting the appropriate seven address bits. The selected switch can be turned on or off by applying a logical one or zero to the DATA input. V<sub>SS</sub> is the ground reference of the digital inputs. The range of the analog signal is from V<sub>DD</sub> to V<sub>FF</sub>. Chip Select (CS) allows the crosspoint array to be cascaded for matrix expansion.



#### Figure 1 - Functional Block Diagram

## **Change Summary**

Changes from the May 2005 issue to the September 2011 issue.

| Page | ltem                 | Change                                     |
|------|----------------------|--------------------------------------------|
| 1    | Ordering Information | Removed leaded packages as per PCN notice. |



Figure 2 - Pin Connections

#### **Pin Description**

| Pir  | า #   | Name            | Description                                                                                                                                                                                   |
|------|-------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PDIP | PLCC  | Name            | Description                                                                                                                                                                                   |
| 1    | 1     | Y3              | <b>Y3 Analog (Input/Output):</b> this is connected to the Y3 column of the switch array.                                                                                                      |
| 2    | 2     | AY2             | Y2 Address Line (Input).                                                                                                                                                                      |
| 3    | 3     | RESET           | <b>Master RESET (Input):</b> this is used to turn off all switches regardless of the condition of CS. Active High.                                                                            |
| 4,5  | 4,7   | AX3,AX0         | X3 and X0 Address Lines (Inputs).                                                                                                                                                             |
| 6,7  | 5,6,8 | NC              | No Connection.                                                                                                                                                                                |
| 8-13 | 9-14  | X6-X11          | <b>X6-X11 Analog (Inputs/Outputs):</b> these are connected to the X6-X11 rows of the switch array.                                                                                            |
| 14   | 15,18 | NC              | No Connection                                                                                                                                                                                 |
| 15   | 16    | Y7              | <b>Y7 Analog (Input/Output):</b> this is connected to the Y7 column of the switch array.                                                                                                      |
| 16   | 17    | V <sub>SS</sub> | Digital Ground Reference.                                                                                                                                                                     |
| 17   | 19    | Y6              | <b>Y6 Analog (Input/Output):</b> this is connected to the Y6 column of the switch array.                                                                                                      |
| 18   | 20    | STROBE          | <b>STROBE (Input)</b> : enables function selected by address and data. Address must be stable before STROBE goes high and DATA must be stable on the falling edge of the STROBE. Active High. |

#### **Pin Description**

| Pir     | า #   | Name            | Description                                                                                                                               |
|---------|-------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| PDIP    | PLCC  | Name            | Description                                                                                                                               |
| 19      | 21    | Y5              | <b>Y5 Analog (Input/Output):</b> this is connected to the Y5 column of the switch array.                                                  |
| 20      | 22    | V <sub>EE</sub> | Negative Power Supply.                                                                                                                    |
| 21      | 23    | Y4              | Y4 Analog (Input/Output): this is connected to the Y4 column of the switch array.                                                         |
| 22, 23  | 24,25 | AX1,AX2         | X1 and X2 Address Lines (Inputs).                                                                                                         |
| 24, 25  | 26,27 | AY0,AY1         | Y0 and Y1 Address Lines (Inputs).                                                                                                         |
| 26, 27  | 28-31 | NC              | No Connection.                                                                                                                            |
| 28 - 33 | 32-37 | X5-X0           | <b>X5-X0 Analog (Inputs/Outputs):</b> these are connected to the X5-X0 rows of the switch array.                                          |
| 34      | 38    | NC              | No Connection.                                                                                                                            |
| 35      | 39    | Y0              | Y0 Analog (Input/Output): this is connected to the Y0 column of the switch array.                                                         |
| 36      | 40    | CS              | Chip Select (Input): this is used to select the device. Active High.                                                                      |
| 37      | 41    | Y1              | Y1 Analog (Input/Output): this is connected to the Y1 column of the switch array.                                                         |
| 38      | 42    | DATA            | <b>DATA (Input)</b> : a logic high input will turn on the selected switch and a logic low will turn off the selected switch. Active High. |
| 39      | 43    | Y2              | Y2 Analog (Input/Output): this is connected to the Y2 column of the switch array.                                                         |
| 40      | 44    | V <sub>DD</sub> | Positive Power Supply.                                                                                                                    |

## **Functional Description**

The MT8814 is an analog switch matrix with an array size of 8 x 12. The switch array is arranged such that there are 8 columns by 12 rows. The columns are referred to as the Y inputs/outputs and the rows are the X inputs/outputs. The crosspoint analog switch array will interconnect any X I/O with any Y I/O when turned on and provide a high degree of isolation when turned off. The control memory consists of a 96 bit write only RAM in which the bits are selected by the address inputs (AY0-AY2, AX0-AX3). Data is presented to the memory on the DATA input. Data is asynchronously written into memory whenever both the CS (Chip Select) and STROBE inputs are high and are latched on the falling edge of STROBE. A logical "1" written into a memory cell turns the corresponding to the addressed memory location are altered when data is written into memory. The remaining switches retain their previous states. Any combination of X and Y inputs/outputs can be interconnected by establishing appropriate patterns in the control memory. A logical "1" on the RESET input will asynchronously return all memory locations to logical "0" turning off all crosspoint switches regardless of whether CS is high or low. Two voltage reference pins (V<sub>SS</sub> and V<sub>EE</sub>) are provided for the MT8814 to enable switching of negative analog signals. The range for digital signals is from V<sub>DD</sub> to V<sub>SS</sub> while the range for analog signals is from V<sub>DD</sub> to V<sub>EE</sub>. V<sub>SS</sub> and V<sub>EE</sub> pins can be tied together if a single voltage reference is needed.

## Address Decode

The seven address inputs along with the STROBE and CS (Chip Select) are logically ANDed to form an enable signal for the resettable transparent latches. The DATA input is buffered and is used as the input to all latches. To write to a location, RESET must be low and CS must go high while the address and data are set up. Then the STROBE input is set high and then low causing the data to be latched. The data can be changed while STROBE is high, however, the corresponding switch will turn on and off in accordance with the DATA input. DATA must be stable on the falling edge of STROBE in order for correct data to be written to the latch.

Absolute Maximum Ratings\*- Voltages are with respect to V<sub>EE</sub> unless otherwise stated.

|   | Parameter                             | Symbol                             | Min.                 | Max.                         | Units  |
|---|---------------------------------------|------------------------------------|----------------------|------------------------------|--------|
| 1 | Supply Voltage                        | V <sub>DD</sub><br>V <sub>SS</sub> | -0.3<br>-0.3         | 16.0<br>V <sub>DD</sub> +0.3 | V<br>V |
| 2 | Analog Input Voltage                  | V <sub>INA</sub>                   | -0.3                 | V <sub>DD</sub> +0.3         | V      |
| 3 | Digital Input Voltage                 | V <sub>IN</sub>                    | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3         | V      |
| 4 | Current on any I/O Pin                | I                                  |                      | ±15                          | mA     |
| 5 | Storage Temperature                   | Τ <sub>S</sub>                     | -65                  | +150                         | °C     |
| 6 | Package Power Dissipation PLASTIC DIP | PD                                 |                      | 0.6                          | W      |

\* Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied.

|   | Characteristics       | Sym.                               | Min.                   | Тур. | Max.                         | Units  | Test Conditions |
|---|-----------------------|------------------------------------|------------------------|------|------------------------------|--------|-----------------|
| 1 | Operating Temperature | Τ <sub>Ο</sub>                     | -40                    | 25   | 85                           | °C     |                 |
| 2 | Supply Voltage        | V <sub>DD</sub><br>V <sub>SS</sub> | 4.5<br>V <sub>EE</sub> |      | 13.2<br>V <sub>DD</sub> -4.5 | V<br>V |                 |
| 3 | Analog Input Voltage  | V <sub>INA</sub>                   | $V_{EE}$               |      | V <sub>DD</sub>              | V      |                 |
| 4 | Digital Input Voltage | V <sub>IN</sub>                    | $V_{SS}$               |      | V <sub>DD</sub>              | V      |                 |

## **DC Electrical Characteristics**<sup>†</sup>- Voltages are with respect to V<sub>EE</sub>=V<sub>SS</sub>=0V, V<sub>DD</sub> =12V unless otherwise stated.

|   | Characteristics                                    | Sym.              | Min.         | Typ.‡ | Max.                    | Units | Test Conditions                                                                                    |
|---|----------------------------------------------------|-------------------|--------------|-------|-------------------------|-------|----------------------------------------------------------------------------------------------------|
| 1 | Quiescent Supply Current                           | I <sub>DD</sub>   |              | 1     | 100                     | μΑ    | All digital inputs at $V_{\text{IN}}\text{=}V_{\text{SS}}$ or $V_{\text{DD}}$                      |
|   |                                                    |                   |              | 0.4   | 1.5                     | mA    | All digital inputs at V <sub>IN</sub> =2.4V + V <sub>SS</sub> ; V <sub>SS</sub> =7.0V              |
|   |                                                    |                   |              | 5     | 15                      | mA    | All digital inputs at $V_{IN}$ =3.4V                                                               |
| 2 | Off-state Leakage Current<br>(See G.9 in Appendix) | I <sub>OFF</sub>  |              | ±1    | ±500                    | nA    | IV <sub>Xi</sub> - V <sub>Yj</sub> I = V <sub>DD</sub> - V <sub>EE</sub><br>See Appendix, Fig. A.1 |
| 3 | Input Logic "0" level                              | V <sub>IL</sub>   |              |       | 0.8+V <sub>S</sub><br>s | V     | V <sub>SS</sub> =7.5V; V <sub>EE</sub> =0V                                                         |
| 4 | Input Logic "1" level                              | V <sub>IH</sub>   | $2.0+V_{SS}$ |       |                         | V     | V <sub>SS</sub> =6.5V; V <sub>EE</sub> =0V                                                         |
| 5 | Input Logic "1" level                              | V <sub>IH</sub>   | 3.3          |       |                         | V     |                                                                                                    |
| 6 | Input Leakage (digital pins)                       | I <sub>LEAK</sub> |              | 0.1   | 10                      | μA    | All digital inputs at $V_{IN} = V_{SS}$ or $V_{DD}$                                                |

DC Electrical Characteristics are over recommended temperature range.
 Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.

|   | Characteristics                                                                       | Sym.             | 25              | S°C             | 70   | 0°C             | 85°C |                 | Units | Test Conditions                                                                                                                                                         |
|---|---------------------------------------------------------------------------------------|------------------|-----------------|-----------------|------|-----------------|------|-----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |                                                                                       |                  | Тур.            | Max.            | Тур. | Max.            | Тур. | Max.            |       |                                                                                                                                                                         |
| 1 | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                  | R <sub>ON</sub>  | 45<br>55<br>120 | 65<br>75<br>185 |      | 75<br>85<br>215 |      | 80<br>90<br>225 |       | $V_{SS}=V_{EE}=0V, V_{DC}=V_{DD}/2,$<br>$IV_{Xi}-V_{Yj}I = 0.4V$<br>See Appendix, Fig. A.2                                                                              |
| 2 | Difference in on-state<br>resistance between two<br>switches<br>(See G.4 in Appendix) | ∆R <sub>ON</sub> | 5               | 10              |      | 10              |      | 10              |       | $\label{eq:VDD} \begin{array}{l} V_{DD} = 12 V, \ V_{SS} = V_{EE} = 0, \\ V_{DC} = V_{DD}/2, \\ IV_{Xi} - V_{Yj} I = 0.4 V \\ See \ Appendix, \ Fig. \ A.2 \end{array}$ |

## DC Electrical Characteristics- Switch Resistance - V<sub>DC</sub> is the external DC offset applied at the analog I/O pins.

## **AC Electrical Characteristics<sup>†</sup> - Crosspoint Performance**-Voltages are with respect to V<sub>DD</sub>=5V, V<sub>SS</sub>=0V, V<sub>EE</sub>=-7V, unless otherwise stated.

|   | Characteristics                                                                                           | Sym.              | Min. | Typ.‡ | Max. | Units | Test Conditions                                                                                                          |
|---|-----------------------------------------------------------------------------------------------------------|-------------------|------|-------|------|-------|--------------------------------------------------------------------------------------------------------------------------|
| 1 | Switch I/O Capacitance                                                                                    | CS                |      | 20    |      | pF    | f=1 MHz                                                                                                                  |
| 2 | Feedthrough Capacitance                                                                                   | C <sub>F</sub>    |      | 0.2   |      | pF    | f=1 MHz                                                                                                                  |
| 3 | Frequency Response<br>Channel "ON"<br>20LOG(V <sub>OUT</sub> /V <sub>Xi</sub> )=-3dB                      | F <sub>3dB</sub>  |      | 45    |      | MHz   | Switch is "ON"; $V_{INA} = 2Vpp$<br>sinewave; $R_L = 1k\Omega$<br>See Appendix, Fig. A.3                                 |
| 4 | Total Harmonic Distortion<br>(See G.5, G.6 in Appendix)                                                   | THD               |      | 0.01  |      | %     | Switch is "ON"; $V_{INA} = 2Vpp$<br>sinewave f= 1kHz; $R_L=1k\Omega$                                                     |
| 5 | Feedthrough<br>Channel "OFF"<br>Feed.=20LOG (V <sub>OUT</sub> /V <sub>Xi</sub> )<br>(See G.8 in Appendix) | FDT               |      | -95   |      | dB    | All Switches "OFF"; $V_{INA}$ =<br>2Vpp sinewave f= 1kHz;<br>$R_L$ = 1k $\Omega$ .<br>See Appendix, Fig. A.4             |
| 6 | Crosstalk between any two<br>channels for switches Xi-Yi and                                              | X <sub>talk</sub> |      | -45   |      | dB    | V <sub>INA</sub> =2Vpp sinewave<br>f= 10MHz; R <sub>L</sub> = 75Ω                                                        |
|   | Xj-Yj.                                                                                                    |                   |      | -90   |      | dB    | V <sub>INA</sub> =2Vpp sinewave<br>f= 10kHz; R <sub>L</sub> = 600Ω.                                                      |
|   | Xtalk=20LOG (V <sub>Yj</sub> /V <sub>Xi</sub> ).<br>(See G.7 in Appendix).                                |                   |      | -85   |      | dB    | $V_{INA}$ =2Vpp sinewave<br>f= 10kHz; R <sub>L</sub> = 1k $\Omega$ .                                                     |
|   |                                                                                                           |                   |      | -80   |      | dB    | $V_{INA}$ =2Vpp sinewave<br>f= 1kHz; R <sub>L</sub> = 10k $\Omega$ .<br>Refer to Appendix, Fig. A.5<br>for test circuit. |
| 7 | Propagation delay through switch                                                                          | t <sub>PS</sub>   |      |       | 30   | ns    | R <sub>L</sub> =1kΩ; C <sub>L</sub> =50pF                                                                                |

† Timing is over recommended temperature range. See Fig. 3 for control and I/O timing details.
 ‡ Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.
 Crosstalk measurements are for Plastic DIPS only, crosstalk values for PLCC packages are approximately 5dB better.

#### AC Electrical Characteristics<sup>†</sup> - Control and I/O Timings- Voltages are with respect to V<sub>DD</sub>=5V, V<sub>SS</sub>=0V, V<sub>EE</sub>=-7V, unless otherwise stated.

|    | Characteristics                                                         | Sym.               | Min. | Typ.‡ | Max. | Units | Test Conditions                                                                                           |
|----|-------------------------------------------------------------------------|--------------------|------|-------|------|-------|-----------------------------------------------------------------------------------------------------------|
| 1  | Control Input crosstalk to switch<br>(for CS, DATA, STROBE,<br>Address) | CX <sub>talk</sub> |      | 30    |      | mVpp  | V <sub>IN</sub> =3V square wave;<br>R <sub>IN</sub> =1kΩ, R <sub>L</sub> =10kΩ.<br>See Appendix, Fig. A.6 |
| 2  | Digital Input Capacitance                                               | C <sub>DI</sub>    |      | 10    |      | pF    | f=1MHz                                                                                                    |
| 3  | Switching Frequency                                                     | Fo                 |      |       | 20   | MHz   |                                                                                                           |
| 4  | Setup Time DATA to STROBE                                               | t <sub>DS</sub>    | 10   |       |      | ns    | $R_L = 1 k\Omega, C_L = 50 pF^{-1}$                                                                       |
| 5  | Hold Time DATA to STROBE                                                | t <sub>DH</sub>    | 10   |       |      | ns    | $R_{L} = 1 k\Omega, C_{L} = 50 pF^{-1}$                                                                   |
| 6  | Setup Time Address to STROBE                                            | t <sub>AS</sub>    | 10   |       |      | ns    | $R_{L} = 1 k\Omega, C_{L} = 50 pF^{-1}$                                                                   |
| 7  | Hold Time Address to STROBE                                             | t <sub>AH</sub>    | 10   |       |      | ns    | $R_{L} = 1 k\Omega, C_{L} = 50 pF^{1}$                                                                    |
| 8  | Setup Time CS to STROBE                                                 | t <sub>CSS</sub>   | 10   |       |      | ns    | $R_L = 1 k\Omega, C_L = 50 pF^{-1}$                                                                       |
| 9  | Hold Time CS to STROBE                                                  | t <sub>CSH</sub>   | 10   |       |      | ns    | $R_{L} = 1 k\Omega, C_{L} = 50 pF^{-1}$                                                                   |
| 10 | STROBE Pulse Width                                                      | t <sub>SPW</sub>   | 20   |       |      | ns    | $R_{L} = 1 k\Omega, C_{L} = 50 pF^{-1}$                                                                   |
| 11 | RESET Pulse Width                                                       | t <sub>RPW</sub>   | 40   |       |      | ns    | $R_L = 1k\Omega$ , $C_L = 50 pF^{-1}$                                                                     |
| 12 | STROBE to Switch Status Delay                                           | t <sub>S</sub>     |      | 40    | 100  | ns    | $R_{L}=1k\Omega, C_{L}=50pF^{-1}$                                                                         |
| 13 | DATA to Switch Status Delay                                             | t <sub>D</sub>     |      | 50    | 100  | ns    | $R_L = 1k\Omega$ , $C_L = 50 pF^{-1}$                                                                     |
| 14 | RESET to Switch Status Delay                                            | t <sub>R</sub>     |      | 35    | 100  | ns    | $R_{L} = 1 k\Omega, C_{L} = 50 pF^{-1}$                                                                   |

† Timing is over recommended temperature range. See Fig. 3 for control and I/O timing details.
 Digital Input rise time (tr) and fall time (tf) = 5ns.
 ‡ Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.
 Note 1: Refer to Appendix, Fig. A.7 for test circuit.



### Figure 3 - Control Memory Timing Diagram

\* See Appendix, Fig. A.7 for switching waveform

| AX0          | AX1          | AX2          | AX3          | AY0          | AY1          | AY2          | Connection                       |
|--------------|--------------|--------------|--------------|--------------|--------------|--------------|----------------------------------|
| 0            | 0            | 0            | 0            | 0            | 0            | 0            | X0-Y0                            |
| 1            | 0            | 0            | 0            | 0            | 0            | 0            | X1-Y0                            |
| 0            | 1            | 0            | 0            | 0            | 0            | 0            | X2-Y0                            |
| 1            | 1            | 0            | 0            | 0            | 0            | 0            | X3-Y0                            |
| 0            | 0            | 1            | 0            | 0            | 0            | 0            | X4-Y0                            |
| 1            | 0            | 1            | 0            | 0            | 0            | 0            | X5-Y0                            |
| 0            | 1            | 1            | 0            | 0            | 0            | 0            | No Connection <sup>1</sup>       |
| 1            | 1            | 1            | 0            | 0            | 0            | 0            | No Connection <sup>1</sup>       |
| 0            | 0            | 0            | 1            | 0            | 0            | 0            | X6-Y0                            |
| 1            | 0            | 0            | 1            | 0            | 0            | 0            | X7-Y0                            |
| 0            | 1            | 0            | 1            | 0            | 0            | 0            | X8-Y0                            |
| 1            | 1            | 0            | 1            | 0            | 0            | 0            | X9-Y0                            |
| 0            | 0            | 1            | 1            | 0            | 0            | 0            | X10-Y0                           |
| 1            | 0            | 1            | 1            | 0            | 0            | 0            | X11-Y0                           |
| 0            | 1            | 1            | 1            | 0            | 0            | 0            | No Connection <sup>1</sup>       |
| 1            | 1            | 1            | 1            | 0            | 0            | 0            | No Connection <sup>1</sup>       |
| Q            | Q            | Q            | Q            | 1            | Q            | Q            | X0-Y1                            |
| $\downarrow$ | $\downarrow\downarrow$           |
| 1            | 0            | 1            | 1            | 1            | 0            | 0            | X11-Y1                           |
| Q            | Q            | Q            | Q            | Q            | 1            | Q            | X0-Y2                            |
| $\downarrow$ | $\checkmark$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\checkmark$ | $\downarrow$ | $\downarrow\downarrow$           |
| 1            | 0            | 1            | 1            | 0            | 1            | 0            | X11-Y2                           |
| 0            | Q            | Q            | Q            | 1            | 1            | Q            | X0-Y3                            |
| $\downarrow$ | $\checkmark$ | $\checkmark$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow\downarrow$           |
| 1            | 0            | 1            | 1            | 1            | 1            | 0            | X11-Y3                           |
| Ò            | Q            | Q            | Q            | Q            | Q            | 1            | X0-Y4                            |
| $\downarrow$ | $\downarrow\downarrow\downarrow$ |
| 1            | 0            | 1            | 1            | 0            | 0            | 1            | X11-Y4                           |
| Q            | Q            | Q            | Q            | 1            | Q            | 1            | X0-Y5                            |
| $\downarrow$ | $\checkmark$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow\downarrow$           |
| 1            | 0            | 1            | 1            | 1            | 0            | 1            | X11-Y5                           |
| Q            | ρ            | Q            | Q            | ρ            | 1            | 1            | X0-Y6                            |
| $\checkmark$ | $\downarrow\downarrow$           |
| 1            | 0            | 1            | 1            | 0            | 1            | 1            | X11-Y6                           |
| Q            | Q            | Q            | Q            | 1            | 1            | 1            | X0-Y7                            |
| $\checkmark$ | $\checkmark$ | $\checkmark$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow\downarrow$           |
| 1            | 0            | 1            | 1            | 1            | 1            | 1            | X11-Y7                           |

Table 1 - Address Decode Truth Table

Note 1: This address has no effect on device status.



|        | Control Di | imensions | Altern. Di     | mensions |  |
|--------|------------|-----------|----------------|----------|--|
| Symbol | in inc     | hes       | in millimetres |          |  |
|        | MIN        | MAX       | MIN            | MAX      |  |
| А      | 0.165      | 0.180     | 4.19           | 4.57     |  |
| A1     | 0.090      | 0.120     | 2.29           | 3.05     |  |
| A2     | 0.062      | 0.083     | 1.57           | 2.11     |  |
| Α3     | 0.042      | 0.056     | 1.07           | 1.42     |  |
| Α4     | 0.020      |           | 0.51           | -        |  |
| D      | 0.685      | 0.695     | 17.40          | 17.65    |  |
| D1     | 0.650      | 0.656     | 16.51          | 16.66    |  |
| D2     | 0.291      | 0.319     | 7.39           | 8.10     |  |
| Е      | 0.685      | 0.695     | 17.40          | 17.65    |  |
| E1     | 0.650      | 0.656     | 16.51          | 16.66    |  |
| E2     | 0.291      | 0.319     | 7.39           | 8.10     |  |
| В      | 0.026      | 0.032     | 0.66           | 0.81     |  |
| b      | 0.013      | 0.021     | 0.33           | 0.53     |  |
| е      | 0.050      | BSC       | 1.27           | BSC      |  |
|        |            | Pin fea   | otures         |          |  |
| ND     |            | 11        |                |          |  |
| NE     |            | 11        |                |          |  |
| Ν      |            | 44        | t              |          |  |
| Note   |            | Squo      | ore            |          |  |
| Confor | ms to J    | EDEC MS   |                | lss. A   |  |

#### Notes:

Seating Plane

- 1. All dimensions and tolerances conform to ANSI Y14.5M-1982
- 2. Dimensions D1 and E1 do not include mould protrusions. Allowable mould protrusion is 0.010" per side. Dimensions D1 and E1 include mould protrusion mismatch and are determined at the parting line, that is D1 and E1 are measured at the extreme material condition at the upper or lower parting line.
- 3. Controlling dimensions in Inches.
- 4. "N" is the number of terminals.
- 5. Not To Scale
- 6. Dimension R required for 120° minimum bend.

| © Zarlink Semiconductor 2002 All rights reserved. |         |         |         |  |               |                        | Package Code QA     |
|---------------------------------------------------|---------|---------|---------|--|---------------|------------------------|---------------------|
| ISSUE                                             | 1       | 2       | 3       |  |               | Previous package codes | Package Outline for |
| ACN                                               | 5958    | 207470  | 213094  |  | SEMICONDUCTOR |                        | 44 lead PLCC        |
| DATE                                              | 15Aug94 | 10Sep99 | 15Jul02 |  |               | ,                      |                     |
| APPRD.                                            |         |         |         |  |               |                        | GPD00003            |



Notes:

- 1. Controlling Dimensions are in inches
- Controlling Dimensions are in increas
  Dimension A, A1 and L are measured with the package seated in the Seating Plane
  Dimensions D & E1 do not include mould flash or protrusions. Mould flash or protrusion shall not exceed 0.010 inch.
  Dimensions E & eA are measured with leads constrained to be perpendicular to plane T.
- 5. Dimensions eB & eC are measured at the lead tips with the leads unconstrained; eC must be zero or greater.

| © Zarlink Semiconductor 2002 All rights reserved. |         |         |         |  |               |                        | Package Code DA                     |
|---------------------------------------------------|---------|---------|---------|--|---------------|------------------------|-------------------------------------|
| ISSUE                                             | 1       | 2       | 3       |  |               | Previous package codes | Backage Outline for                 |
| ACN                                               | 7010    | 203533  | 213103  |  | SEMICONDUCTOR |                        | Package Outline for<br>40 lead PDIP |
| DATE                                              | 20Apr95 | 25Nov97 | 15Jul02 |  |               |                        |                                     |
| APPRD.                                            |         |         |         |  |               |                        | GPD00073                            |



## For more information about all Zarlink products visit our Web Site at

### www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's l<sub>2</sub>C components conveys a license under the Philips l<sub>2</sub>C Patent rights to use these components in an l<sub>2</sub>C System, provided that the system conforms to the l<sub>2</sub>C Standard Specification as defined by Philips.

Zarlink, ZL, the Zarlink Semiconductor logo and the Legerity logo and combinations thereof, VoiceEdge, VoicePort, SLAC, ISLIC, ISLAC and VoicePath are trademarks of Zarlink Semiconductor Inc.

**TECHNICAL DOCUMENTATION - NOT FOR RESALE**