

1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任 何异议请及时告之,我们将妥善解决。

本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。

3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。

4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.

2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.

3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.

4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".

HSDL - 7002 IrDA<sup>®</sup> 3/16 Encode/Decode Integrated Circuit in QFN Package

## **Data Sheet**



## Description

The HSDL-7002 modulates and demodulates electrical pulses from HSDL-3201 IrDA<sup>®</sup> transceiver module and other IrDA<sup>®</sup> compliant transceivers. The HSDL-7002 can be used with a microcontroller/microprocessor that has a serial communication interface (UART).

Prior to communication, the processor selects the transmission baud rate. Serial data is then transmitted or received at the prescribed data rate.

The HSDL-7002 consists or two state machines – the SIR (Serial InfraRed) Encode and SIR Decode blocks. It also contains a sequential block Clock Divide that synthesizes the required internal signal.

The HSDL-7002 can be placed into the Internal Clock Mode or External Clock Mode. An external crystal is needed for the Internal Clock Mode. In applications where the external 16XCLK signal is provided, a crystal is not needed.

There are two data transmission modes. Data can be transmitter and received in either a standard 3/16 modulation mode or a 1.63  $\mu$ s pulse mode.



Figure 1. Block Diagram of HSDL-7002

## Features

• Fully Compliant to IrDA<sup>®</sup> Physical Layer Specification 1.4 from 9.6 kbit/s to 115.2 kbit/s (SIR)

LITEON®

- Interfaces with IrDA<sup>®</sup> Compliant IR Transceiver
- Miniature Module Size with 16-pin Quad-Flat-No Lead (QFN) Package

Height : 0.8 mm Length : 4.0 mm Depth : 4.0 mm

- Used in Conjunction with Standard 16550 UART
- Transmits/Receives either 1.63 µs or 3/16 Pulse Mode
- Internal or External Clock Mode
- Programmable Baud Rate
  - 2.7 5.5 V Operation
- Lead Free and Green Product

#### Applications

- Interfaces with IrDA<sup>®</sup> Transceiver in:
- Telecom Applications: Mobile Phones Modems Pagers Fax Machines
- Computer Applications:

Notebook Computers Desktop PCs Dongles or other RS-232 adapters PDAs Printers

- Handheld Data Collection:
  Industrial
  - Medical
- Transportation



## Figure 2. HSDL-7002 Pin Configuration

## I/O Pins Configuration Table

## **Order Information**

| Part Number | Packaging Type | Quantity |
|-------------|----------------|----------|
| HSDL-7002   | Tape and Reel  | 2500     |

## **Marking Information**

The unit is marked with A7002 and 'yyww' on the chip.

yy = year ww = work week

|    | Name     | Туре                           | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----|----------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | TXD      | Digital In                     | Negative edge triggered input signal that is normally tied to the SOUT signal of the UART (serial data to be transmitted). Data is modulated and output as IR_TXD.                                                                                                                                                                                                                                                                                                                                                           |
| 2  | RXD      | Digital Out                    | Output signal normally tied to SIN signal of a UART (received serial data).<br>RXD is the demodulated output of IR_RXD.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3  | A0       | Digital In                     | Clock Multiplex Signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4  | A1       | Digital In                     | Clock Multiplex Signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5  | A2       | Digital In                     | Clock Multiplex Signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 6  | CLK_SEL  | Digital In                     | Used to activate either the internal or external clock. A high on this line activated the external clock (16XCLK) and a low activates the internal clock. When the external clock is activated, the internal oscillator is put in POWERDN mode.                                                                                                                                                                                                                                                                              |
| 7  | GND      |                                | Chip Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 8  | NRST     | Digital In                     | Activate low signal used to reset the IrDA <sup>®</sup> SIR Encode & Decode state ma-<br>chine. This signal can be tied to POR (Power-On-Reset) or Vcc.                                                                                                                                                                                                                                                                                                                                                                      |
| 9  | IR_RXD   | Digital In                     | Input from SIR optoelectronics. Input signal is a 3/16th or 1.63 ms pulse that is demodulated to generate RXD output signal.                                                                                                                                                                                                                                                                                                                                                                                                 |
| 10 | IR_TXD   | Digital Out                    | This is the modulated TXD signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 11 | PULSEMOD | Digital In<br>(with pull down) | A high level on this input put the chip into the monoshot transmit mode. In<br>this mode, when there is a negative transition on the TXD input, a rising edge<br>on the internal transmit modulation state machine will activate a high pulse<br>on IR_TXD for 6 crystal clock cycles. With a 3.6864 MHz crystal, this corre-<br>sponds to 1.63 ms. This mode cannot be used in conjunction with the 16XCLK<br>clock. It is meant to be used with the external crystal clock. By default, this<br>input pin is pulled to GND |
| 12 | POWERDN  | Digital In<br>(with pull down) | A high on this input put only the internal oscillator cell in POWERDN mode.<br>The cell is normally not powered down.                                                                                                                                                                                                                                                                                                                                                                                                        |
| 13 | OSCOUT   | Analog Out                     | Oscillator Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 14 | OSCIN    | Analog In                      | Oscillator Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 15 | Vcc      |                                | Power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 16 | 16XCLK   | Digital In                     | Positive edge triggered input clock that is set to 16 times the data transmis-<br>sion baud rate. The encode and decode schemes require this signal. The signal<br>is usually tied to a UART's BAUDOUT signal. The 16XCLK may be provided by<br>application circuitry if BAUDOUT is not available. This signal is required when<br>the internal clock is not used.                                                                                                                                                           |

#### Note:

There are two methods of putting the internal oscillator cell in POWERDOWN MODE. Whenever the CLK\_SEL pin is asserted high (external clock select) the oscillator is automatically put in powerdown mode, or whenever the POWERDN pin asserted high.

## **Absolute Maximum Ratings**

| Parameter                           | Symbol                         | Min. | Max.    | Units |
|-------------------------------------|--------------------------------|------|---------|-------|
| Storage Temperature                 | Ts                             | -65  | +150    | °C    |
| Operating Temperature               | T <sub>A</sub>                 | -40  | +85     | °C    |
| Output Current                      | lo                             | -20  | 15      | mA    |
| Power Dissipation <sup>[1]</sup>    | P <sub>MAX</sub>               |      | 0.46    | W     |
| Input/Output Voltage <sup>[2]</sup> | V <sub>I</sub> /V <sub>O</sub> | -0.5 | Vcc+0.5 | V     |
| Power Supply Voltage                | V <sub>CC</sub>                | -0.5 | 7.0     | V     |
| Electrostatic Protection            | V <sub>ESD</sub>               |      | 4000    | V     |

Note: 1. All pins are protected from damage to static discharge by internal diode clamps to Vcc and GND.

## Switching Specifications

 $(Vcc = 2.7 \text{ to } 5.5 \text{ V}, T_A = -20 \text{ to } +85^{\circ}\text{C})$ 

| Parameter                                                | Symbol            | Min.    | Тур.     | Max.     | Units | Conditions                                                                                     |
|----------------------------------------------------------|-------------------|---------|----------|----------|-------|------------------------------------------------------------------------------------------------|
| Propagation Delay Time <sup>[1]</sup>                    | t <sub>pd</sub>   |         |          | 45       | ns    |                                                                                                |
| Output Rise Time <sup>[2]</sup>                          | t <sub>rise</sub> | 13<br>6 | 22<br>11 | 24<br>12 | ns    | $V_{CC} = 2.7 V, C_L = 50 pF$<br>VCC = 5.5 V, C <sub>L</sub> = 50 pF                           |
| Output Fall Time <sup>[3]</sup>                          | t <sub>fall</sub> | 12<br>5 | 14<br>10 | 16<br>11 | ns    | $V_{CC} = 2.7 \text{ V}, C_L = 50 \text{ pF}$<br>$V_{CC} = 5.5 \text{ V}, C_L = 50 \text{ pF}$ |
| Output Capacitance on Output<br>Pads Used for Simulation | C <sub>OUT</sub>  |         |          | 50       | pF    |                                                                                                |

Notes:

1. Propagation Delay Time in the output buffer is the time taken from the input passing Vcc/2 to the time of the output reaching Vcc/2 with 50 pF as the output load. 2. The Ouput Rise Time is the time taken for the outputs (RXD, IR\_TXD) to rise from 10% of the original value to 90% of the final value.

3. The Output Fall Time is the time taken for the outputs (RXD, IR\_TXD) to fall from 90% of the original value to 10% of the final value.

## **Recommended Operating Conditions**

 $(Vcc = 2.7 \text{ to } 5.5 \text{ V}, T_A = -20 \text{ to } +85 ^{\circ}\text{C})$ 

| Supply Voltage      V <sub>CC</sub> 2.7      5.0      5.5      V        Input Voltage      VI      0      V <sub>CC</sub> V        Ambient Temperature      TA      -20      +85      °C        High Level Input Voltage      VIH      0.7 V <sub>CC</sub> V      V        Low Level Input Voltage      VIL      0      0.3 V <sub>CC</sub> V        Output High Voltage      VOH      2.6      V      VCC      Ion        Output Low Voltage      VOL      S.1      V      VCC      Ion      Ion      VCC      Ion      Ion      VCC      Ion      Ion      Ion      Ion      Ion      Ion      Ion <td< th=""><th>Sym</th><th>eter</th></td<>                                                                                                        | Sym                 | eter                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------|
| Ambient Temperature    TA    -20    +85    °C      High Level Input Voltage    V <sub>IH</sub> 0.7 V <sub>CC</sub> V <sub>CC</sub> V      Low Level Input Voltage    V <sub>IL</sub> 0    0.3 V <sub>CC</sub> V      Output High Voltage    V <sub>OH</sub> 2.6    V    V <sub>OH</sub> Output High Voltage    V <sub>OL</sub> 0.1    V    V <sub>CC</sub> Output Low Voltage    V <sub>OL</sub> 0.1    V    V <sub>CC</sub> Output High Voltage    V <sub>OL</sub> 5.1    V    V <sub>CC</sub> Output High Voltage    V <sub>OL</sub> 0.1    V    V <sub>CC</sub> Output Low Voltage    V <sub>OL</sub> 5.1    V    V <sub>CC</sub> Output Low Voltage    V <sub>OL</sub> 0.1    V    V <sub>CC</sub> Static Power Dissipation    P <sub>STAT</sub> 0.61    mW      Dynamic Power Dissipation    P <sub>DYN</sub> 16.5    mW      Static Current Consumption    I <sub>STAT</sub> 50 $\mu A$ V <sub>CC</sub> Max Clk Frequency    f16XCLK    2    MHz    V <sub>CC</sub> (IR_TXD) <sup>[2]</sup> Pulse Width    tmpw    1628    ns    ms      (IR_TXD and IR_RX                           | V <sub>CC</sub>     | Voltage                |
| High Level Input Voltage      ViH      0.7 V <sub>CC</sub> V <sub>CC</sub> V        Low Level Input Voltage      ViL      0      0.3 V <sub>CC</sub> V        Output High Voltage      V <sub>OH</sub> 2.6      V      IoH        Output Low Voltage      V <sub>OL</sub> 0.1      V      V <sub>CC</sub> Output Low Voltage      V <sub>OL</sub> 0.1      V      V <sub>CC</sub> Output High Voltage      V <sub>OL</sub> 5.1      V      V <sub>CC</sub> Output High Voltage      V <sub>OL</sub> 5.1      V      V <sub>CC</sub> Output Low Voltage      V <sub>OL</sub> 5.1      V      V <sub>CC</sub> Output Low Voltage      V <sub>OL</sub> 5.1      V      V <sub>CC</sub> Output Low Voltage      V <sub>OL</sub> 5.1      V      V <sub>CC</sub> Static Power Dissipation      P <sub>STAT</sub> 0.61      mW        Dynamic Power Dissipation      P <sub>DYN</sub> 16.5      mW        Static Current Consumption      I <sub>DYN</sub> 1.08      3      mA      V <sub>CC</sub> Dynamic Current Consumption      I <sub>DYN</sub> 1.08      3      mA      V <sub>CC</sub> < | VI                  | oltage                 |
| Low Level Input Voltage      V <sub>IL</sub> 0      0.3 V <sub>CC</sub> V        Output High Voltage      V <sub>OH</sub> 2.6      V      V <sub>CO</sub> Output Low Voltage      V <sub>OL</sub> 0.1      V      V <sub>CC</sub> Output High Voltage      V <sub>OL</sub> 5.1      V      V <sub>CC</sub> Output High Voltage      V <sub>OH</sub> 5.1      V      V <sub>CC</sub> Output Low Voltage      V <sub>OL</sub> 0.1      V      V <sub>CC</sub> Output Low Voltage      V <sub>OL</sub> 0.1      V      V <sub>CC</sub> Output Low Voltage      V <sub>OL</sub> 0.1      V      V <sub>CC</sub> Output Low Voltage      V <sub>OL</sub> 0.1      V      V <sub>CC</sub> Static Power Dissipation      P <sub>STAT</sub> 0.61      mW        Dynamic Power Dissipation      P <sub>DYN</sub> 16.5      mW        Static Current Consumption      I <sub>DYN</sub> 1.08      3      mA      V <sub>CC</sub> Dynamic Current Consumption      I <sub>DYN</sub> 1.08      3      mA      V <sub>CC</sub> Max Clk Frequency<br>(IACLK[11]      f16XCLK      2      MHz      N       | T <sub>A</sub>      | nt Temperature         |
| Output High Voltage      VOH      2.6      V      VCC<br>IOH        Output Low Voltage      VOL      0.1      V      VCC<br>IOH        Output Low Voltage      VOH      5.1      V      VCC<br>IOH        Output High Voltage      VOH      5.1      V      VCC<br>IOH        Output Low Voltage      VOL      0.1      V      VCC<br>IOH        Static Power Dissipation      PSTAT      0.61      mW        Dynamic Power Dissipation      PDYN      16.5      mW        Static Current Consumption      IDYN      1.08      3      mA      VCCC        Dynamic Current Consumption      IDYN      1.08      3      mA      VCCC        Max Clk Frequency<br>(16XCLK) [1]      f16XCLK      2      MHz      VCCC      VCC                                                                                    | V <sub>IH</sub>     | vel Input Voltage      |
| Image: Non-State State State State State State State State State State Consumption      Vol      0.1      V      Vol        Static Current Consumption      PSTAT      0.61      mW        Static Current Consumption      ISTAT      50      μA      VCCC        Dynamic Current Consumption      ISTAT      50      μA      VCCC        Max Clk Frequency      f16XCLK      2      MHz      VCCC        Minimum Pulse Width      tmpw      1628      ns      VCCC        Value of Pulldown Resistor used on POW-<br>ERDN & PULSEMOD input pins      RDWN      400      460      510      kW      VCCC        Trigger Low Level Input Voltage      VIL_TRIG      0.93      0.96      0.98      V      VCCC                                                                                                                                                                                                                                                                                                                                                                                | V <sub>IL</sub>     | vel Input Voltage      |
| Output High VoltageVOH5.1VVoc<br>VCC<br>IOHOutput Low VoltageVOL0.1VVcc<br>IOHOutput Low VoltageVOL0.1VVcc<br>IOHOutput Low VoltageVOL0.1VVcc<br>IOHStatic Power DissipationPSTAT0.61mWDynamic Power DissipationPDYN16.5mWStatic Current ConsumptionISTAT50µAVccc<br>VccDynamic Current ConsumptionIDYN1.083mAVccc<br>VccCMax Clk Frequency<br>(16XCLK) [1]f16XCLK2MHzVccc<br>VccCMinimum Pulse Width<br>(IR_TXD) I2]tmpw1628nsmsPulse Width on Monoshot<br>(IR_TXD and IR_RXD)tmpw1628nsvccc<br>VccValue of Pulldown Resistor used on POW-<br>ERDN & PULSEMOD input pinsRDWN400460510kWVccc<br>VccTrigger Low Level Input VoltageVIL_TRIG0.930.960.98VVccc                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>OH</sub>     | High Voltage           |
| Output Low VoltageVOL0.1VVCCStatic Power DissipationPSTAT0.61mWDynamic Power DissipationPDYN16.5mWStatic Current ConsumptionISTAT50μAVCCDynamic Current ConsumptionIDYN1.083mAVCCDynamic Current ConsumptionIDYN1.083mAVCCDynamic Current ConsumptionIDYN1.083mAVCCMax Clk Frequency<br>(16XCLK)f16XCLK2MHzVCCMinimum Pulse Width<br>(IR_TXD) [2]tmpw1628nsmsPulse Width on Monoshot<br>(IR_TXD and IR_RXD)tmpw1628nsvCCValue of Pulldown Resistor used on POW-<br>ERDN & PULSEMOD input pinsVL_TRIG0.930.960.98VVCCTrigger Low Level Input VoltageVIL_TRIG0.930.960.98VVCC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>OL</sub>     | Low Voltage            |
| Static Power DissipationPSTAT0.61mWDynamic Power DissipationPDYN16.5mWStatic Current ConsumptionISTAT50μAVCCDynamic Current ConsumptionIDYN1.083mAVCCDynamic Current ConsumptionIDYN1.083mAVCCDynamic Current ConsumptionIDYN1.083mAVCCMax Clk Frequency<br>(16XCLK) [1]f16XCLK2MHzVCCMinimum Pulse Width<br>(IR_TXD) [2]tmpw1628nsmsPulse Width on Monoshot<br>(IR_TXD and IR_RXD)tmpw1628nsvCCValue of Pulldown Resistor used on POW-<br>ERDN & PULSEMOD input pinsRDWN400460510kWVCCTrigger Low Level Input VoltageVIL_TRIG0.930.960.98VVCC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | V <sub>OH</sub>     | High Voltage           |
| Dynamic Power DissipationPDYN16.5mWStatic Current ConsumptionIstAT50μAVCCDynamic Current ConsumptionIDYN1.083mAVCCDynamic Current ConsumptionIDYN1.083mAVCCMax Clk Frequency<br>(16XCLK) [1]f16XCLK2MHzVCCMinimum Pulse Width<br>(IR_TXD) [2]tmpw1628nsnsPulse Width on Monoshot<br>(IR_TXD and IR_RXD)tmpw1628nsVCCValue of Pulldown Resistor used on POW-<br>ERDN & PULSEMOD input pinsRDWN400460510kWVCCTrigger Low Level Input VoltageVIL_TRIG0.930.960.98VVCC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>OL</sub>     | Low Voltage            |
| Static Current Consumption    IstAT    50<br>100    μA    VCC<br>VCC      Dynamic Current Consumption    IDYN    1.08<br>2.45    3    mA    VCC<br>VCC      Max Clk Frequency<br>(16XCLK) <sup>[1]</sup> f16XCLK    2    MHz    VCC      Minimum Pulse Width<br>(IR_TXD) <sup>[2]</sup> tmpw    1628    ns    ns      Pulse Width on Monoshot<br>(IR_TXD and IR_RXD)    tmpw    1628    ns    VCC      Value of Pulldown Resistor used on POW-<br>ERDN & PULSEMOD input pins    RDWN    400<br>213    460<br>237    510<br>260    kW    VCC      Trigger Low Level Input Voltage    VIL_TRIG    0.93    0.96    0.98    V    VCC                                                                                                                                                                                                                                                                                                                                                                                                                                                           | P <sub>STAT</sub>   | ower Dissipation       |
| 100    VCC      Dynamic Current Consumption    IDYN    1.08    3    mA    VCC      2.45    3    MAX    VCC    VCC    VCC      Max Clk Frequency<br>(16XCLK) <sup>[1]</sup> f16XCLK    2    MHz    VCC      Minimum Pulse Width<br>(IR_TXD) <sup>[2]</sup> tmpw    1628    ns    Ns      Pulse Width on Monoshot<br>(IR_TXD and IR_RXD)    tmpw    1628    ns    Ns      Value of Pulldown Resistor used on POW-<br>ERDN & PULSEMOD input pins    RDWN    400    460    510    kW    VCC      Trigger Low Level Input Voltage    VIL_TRIG    0.93    0.96    0.98    V    VCC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | P <sub>DYN</sub>    | ic Power Dissipation   |
| 2.453VCCMax Clk Frequency<br>(16XCLK) [1]f16XCLK2MHzMinimum Pulse Width<br>(IR_TXD) [2]tmpw1628nsPulse Width on Monoshot<br>(IR_TXD and IR_RXD)tmpw1628nsValue of Pulldown Resistor used on POW-<br>ERDN & PULSEMOD input pinsRDWN400460510kWVCCTrigger Low Level Input VoltageVIL_TRIG0.930.960.98VVCC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I <sub>STAT</sub>   | urrent Consumption     |
| (16XCLK) [1]tmpw1628nsMinimum Pulse Width<br>(IR_TXD) [2]tmpw1628nsPulse Width on Monoshot<br>(IR_TXD and IR_RXD)tmpw1628nsValue of Pulldown Resistor used on POW-<br>ERDN & PULSEMOD input pinsRDWN400460510kWV_CCTrigger Low Level Input VoltageVIL_TRIG0.930.960.98VV_CC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | on I <sub>DYN</sub> | ic Current Consumption |
| (IR_TXD) [2]tmpw1628nsPulse Width on Monoshot<br>(IR_TXD and IR_RXD)tmpw1628nsValue of Pulldown Resistor used on POW-<br>ERDN & PULSEMOD input pinsRDWN400460510kWV_CCTrigger Low Level Input VoltageVIL_TRIG0.930.960.98VV_CC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | f16X(               |                        |
| (IR_TXD and IR_RXD)Value of Pulldown Resistor used on POW-<br>ERDN & PULSEMOD input pinsRDWN400460510kWV_CCTrigger Low Level Input VoltageVIL_TRIG0.930.960.98VV_CC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | tmpv                |                        |
| ERDN & PULSEMOD input pins213237260VCCTrigger Low Level Input VoltageVIL_TRIG0.930.960.98VVCC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | tmpv                |                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                     |                        |
| (For NRST input pin)      2.11      2.14      2.15      V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ge VIL_1            |                        |
| Trigger High Level Input VoltageVIH_TRIG1.681.691.70VV(For NRST input pin)3.223.233.25VCC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | age VIH_            | • • •                  |

#### Notes:

1. IrDA<sup>®</sup> Parameter. The Max Clk Frequency represents the maximum clock frequency to drive the HSDL-7002's internal state machine. Under normal circumstances, the clock input should not exceed 16\*115.2 kbit/s or 1.8432 MHz. This product can operate at higher clock rates, but the above is the recommended rate.

2. The Maximum Pulse Width (t<sub>mpw</sub>) represents the minimum pulse width of the encoded IR\_TXD pulse (and the IR\_RXD pulse). As per the IrDA<sup>®</sup> Physical Layer Specification 1.4, the minimum pulse of the IR\_TXD and IR\_RXD pulses should be 3\*(1/1.8432 MHz) or 1.63 μs.

## HSDL-7002 Package Dimensions



## Figure 3. HSDL-7002 Package Dimensions

| Ν   |      | b    |      |      | D2   |      |      | E2   |      | е          |      | L    |      | JEDE       |
|-----|------|------|------|------|------|------|------|------|------|------------|------|------|------|------------|
|     | Min. | Nom. | Max. | Min. | Nom. | Max. | Min. | Nom. | Max. |            | Min. | Nom. | Max. |            |
| 16L | 0.25 | 0.28 | 0.33 | 2.05 | 2.10 | 2.15 | 2.05 | 2.10 | 2.15 | 0.650 BSC. | 0.55 | 0.60 | 0.65 | MO-220VGGC |

| Symbol | Di      | mension in m | ım      | Di         | nch     |         |  |
|--------|---------|--------------|---------|------------|---------|---------|--|
|        | Minimum | Nominal      | Maximum | Minimum    | Nominal | Maximum |  |
| А      | -       | 0.80         | 0.84    | -          | 0.031   | 0.033   |  |
| A1     | 0.00    | 0.02         | 0.04    | 0.00       | 0.0008  | 0.0015  |  |
| A3     |         | 0.20 REF.    |         | 0.008 REF. |         |         |  |
| D      | 3.85    | 4.00         | 4.15    | 0.152      | 0.157   | 0.163   |  |
| E      | 3.85    | 4.00         | 4.15    | 0.152      | 0.157   | 0.163   |  |
| JEDEC  | MO-220  |              |         |            |         |         |  |

| PIN ASSIGNMENT |         |        |          |  |  |  |  |  |
|----------------|---------|--------|----------|--|--|--|--|--|
| PIN 1          | /TXD    | PIN 9  | /IR_RXD  |  |  |  |  |  |
| PIN 2          | RXD     | PIN 10 | IR_TXD   |  |  |  |  |  |
| PIN 3          | A0      | PIN 11 | PULSEMOD |  |  |  |  |  |
| PIN 4          | A1      | PIN 12 | POWERDN  |  |  |  |  |  |
| PIN 5          | A2      | PIN 13 | OSCOUT   |  |  |  |  |  |
| PIN 6          | CLK_SEL | PIN 14 | OSCIN    |  |  |  |  |  |
| PIN 7          | GND     | PIN 15 | VCC      |  |  |  |  |  |
| PIN 8          | /NRST   | PIN 16 | 16XCLK   |  |  |  |  |  |

## HSDL-7002 Tape Dimensions





**HSDL-7002 Reel Dimensions** 





## HSDL-7002 Moisture Proof Packaging

All HSDL-7002 options are shipped in moisture proof package. Once opened, moisture absorption begins.

This part is compliant to JEDEC MSL (Moisture Sensetive Level ) 3.

## **Baking Conditions**

If the parts are not stored in dry conditions, they must be baked before reflow to prevent damage to the parts.

| Package  | Temp   | Time      |
|----------|--------|-----------|
| In reels | 60 °C  | ≥ 48hours |
| In bulk  | 100 °C | ≥ 4hours  |
|          | 125 °C | ≥ 2 hours |
|          | 150 °C | ≥ 1 hour  |

Baking should only be done once.

## **Recommended Storage Conditions**

| Storage Temperature      | 10°C to 30°C |
|--------------------------|--------------|
| <b>Relative Humidity</b> | below 60% RH |

## Time from unsealing to soldering

After removal from the bag, the parts should be soldered within three days if stored at the recommended storage conditions. If times longer than three days are needed, the parts must be stored in a dry box.



Figure 4. Baking Conditions Chart

#### **Recommended Reflow Profile**



|              |                                                          | Maximum                                                                                                                            |
|--------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Symbol       | $\Delta \mathbf{T}$                                      | $\Delta T / \Delta time$                                                                                                           |
| P1, R1       | 25°C to 160°C                                            | 4°C/s                                                                                                                              |
| P2, R2       | 160°C to 200°C                                           | 0.5°C/s                                                                                                                            |
| P3, R3P3, R4 | 200°C to 255°C<br>(260°C at 10 seconds<br>255°C to 200°C | 4°C/s-6°C/s<br>max)                                                                                                                |
| P4, R5       | 200°C to 25°C                                            | -6°C/s                                                                                                                             |
|              | P1, R1<br>P2, R2<br>P3, R3P3, R4                         | P1, R1    25°C to 160°C      P2, R2    160°C to 200°C      P3, R3P3, R4    200°C to 255°C      (260°C at 10 seconds 255°C to 200°C |

The reflow profile is a straight-line representation of a nominal temperature profile for a convective reflow solder process. The temperature profile is divided into four process zones, each with different  $\Delta T/\Delta$ time temperature change rates. The  $\Delta T/\Delta$ time rates are detailed in the above table. The temperatures are measured at the component to printed circuit board connections.

In **process zone P1**, the PC board and HSDL-7002 castellation pins are heated to a temperature of 160°C to activate the flux in the solder paste. The temperature ramp up rate, R1, is limited to 4°C per second to allow for even heating of both the PC board and HSDL-7002 castellations.

**Process zone P2** should be of sufficient time duration (60 to 120 seconds) to dry the solder paste. The temperature is raised to a level just below the liquidus point of the solder, usually 200°C (392°F).

**Process zone P3** is the solder reflow zone. In zone P3, the temperature is quickly raised above the liquidus point of solder to 255°C (491°F) for optimum results. The dwell time above the liquidus point of solder should be between 20 and 60 seconds. It usually takes about 20 seconds to assure proper coalescing of the solder balls into liquid solder and the formation of good solder connections. Beyond a dwell time of 60 seconds, the intermetallic growth within the solder connections becomes excessive, resulting in the formation of weak and unreliable connections. The temperature is then rapidly reduced to a point below the solidus temperature of the solder, usually 200°C (392°F), to allow the solder within the connections to freeze solid.

**Process zone P4** is the cool down after solder freeze. The cool down rate, R5, from the liquidus point of the solder to 25°C (77°F) should not exceed 6°C per second maximum. This limitation is necessary to allow the PC board and HSDL-7002 castellations to change dimensions evenly, putting minimal stresses on the HSDL-7002 endec.

## Appendix A: General Application Guide for the HSDL-7002



## **Application Circuits for HSDL-7002**





Note: POWERDN can be used as a basic chip select. The HSDL-7002 will not be able to receive or transmit data while POWERDN is asserted.

Figure 6. HSDL-7002 Connection between a Microcontroller and HSDL-3201

| Selected<br>Clock Rate<br>(bps) | A2 | A1 | A0 | Crystal Freq.<br>Division |
|---------------------------------|----|----|----|---------------------------|
| 115200                          | 0  | 0  | 0  | Divided by 2              |
| 57600                           | 0  | 0  | 1  | Divided by 4              |
| 19200                           | 0  | 1  | 0  | Divided by 12             |
| 9600                            | 0  | 1  | 1  | Divided by 24             |
| 38400                           | 1  | 0  | 0  | Divided by 6              |
| 4800                            | 1  | 0  | 1  | Divided by 48             |
| 2400                            | 1  | 1  | 0  | Divided by 96             |
|                                 |    |    |    |                           |

| Selection of Internal Clock Rate from Crystal Oscillator |
|----------------------------------------------------------|
|----------------------------------------------------------|

#### **Encoding Scheme**

The encoding scheme relies on a clock being present, which is set to 16 times the data transmission baud rate (16XCLK). The encoder sends a pulse for every space or "0" that is sent on the TXD line. On a high to low transition of the TXD line, the generation of the pulse is delayed for 7 clock cycles of the 16XCLK before the pulse is set high for 3 clock cycles (or 3/16th of a bit time) and then subsequently pulled low. This generates a 3/16th bit time pulse centered around the bit of information ("0") that is being transmitted. For consecutive spaces, pulses with a 1 bit time delay are generated in series. If a logic "1" (mark) is sent then the encoder does not generate a pulse.



Figure 7. HSDL-7002 Encoding Scheme



Figure 8. HSDL-7002 Decoding Scheme

Notes:

- 1. The stretched pulse must be at least 3/4 of a bit time in duration to be correctly interpreted by a UART.
- 2. It is recommended that the TXD remains high when not transmitting. This ensures the LED is off and will not interfere with signal reception.

#### **Decoding Scheme**

The IrDA<sup>®</sup>-SIR decoding modulation method can be thought of as a pulse-stretching scheme. Every high to low transition of the IR\_RXD line signifies the arrival of a pulse. This pulse needs to be stretched to accommodate 1 bit time (or 16 16XCLK cycles). Every pulse that is received is translated into a "0" or space on the RXD line equal to 1 bit time.

### **Monoshot Operation**



The figure above illustrates the operation of the monoshot when the internal clock is set to divide by 2 mode, i.e., when A2=0, A1=0, and A0=0. A rising edge on the internal modulation state machine (IR\_TXD output), will cause the output on the IR\_TXD to go up for 6 crystal clock cycles. With a 3.6864 MHz clock, this corresponds to a pulse of 1.63 µs. The duration of this pulse is independent of the code A2, A1, A0 and is always 6 clock cycles of the crystal, corresponding to the monoshot operation.

For company and product information, please go to our web site: **WWW.liteon.com** or **http://optodatabook.liteon.com/databook/databook.aspx** 



Data subject to change. Copyright © 2007 Lite-On Technology Corporation. All rights reserved.