

1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任 何异议请及时告之,我们将妥善解决。

本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。

3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。

4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

## **Read Statement**

1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.

2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.

3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.

4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".

## INTEGRATED CIRCUITS



Product data sheet Supersedes data of 2004 Mar 29

2006 Aug 10



Philips Semiconductors

### SC26C562

#### DESCRIPTION

The Philips Semiconductors SC26C562 Dual Universal Serial Communications Controller (CDUSCC) is a single-chip CMOS-LSI communications device that provides two independent, multi-protocol, full-duplex receiver/transmitter channels in a single package. It supports bit-oriented and character-oriented (byte count and byte control) synchronous data link controls as well as asynchronous protocols. The SC26C562 interfaces to synchronous bus MPUs and is capable of program-polled, interrupt driven, block-move or DMA data transfers.

The SC26C562 (CDUSCC) is (PIN) hardware and (REGISTER) software compatible with the existing SCN26562 (DUSCC). CDUSCC will automatically configure to the NMOS DUSCC register map (default mode) on power-up.

The operating mode and data format of each channel can be programmed independently. Each channel consists of a receiver, a transmitter, a 16-bit multifunction counter/timer, a digital phase-locked loop (DPLL), a parity/CRC generator and checker, and associated control circuits. The two channels share a common bit rate generator (BRG), operating directly from a crystal or an external clock, which provides sixteen common bit rates simultaneously. The operating rate for the receiver and transmitter of each channel can be independently selected from the BRG, the DPLL, the counter/timer, or from an external 1X or 16X clock, making the CDUSCC well-suited for dual-speed channel applications. Data rates up to 10 Mbit/s are supported.

The transmitter and receiver each contain a sixteen-deep FIFO with appended transmitter command and receiver status bits and a shift register. This permits reading and writing of up to sixteen characters at a time, minimizing the potential of receiver overrun or transmitter underrun, and reducing interrupt or DMA overhead. In addition, a flow control capability is provided to disable a remote transmitter when the FIFO of the local receiving device is full.

Two modem control inputs (DCD and CTS) and three modem control outputs (RTS and two general purpose) are provided. Because the modem control inputs and outputs are general purpose in nature, they can be optionally programmed for other functions.

The SC26C562 CDUSCC is optimized to interface with processors using a synchronous bus interface, such as the 8086, and iAPX86 family. For systems using an asynchronous bus, such as the 68000 and 68010, refer to the SC68C562 documentation.

Refer to the CMOS Dual Universal Serial Communication Controller (CDUSCC) User's Manual for a complete operational description.

#### **FEATURES**

#### **General Features**

- Dual full-duplex synchronous/ asynchronous receiver and transmitter
- Multi-protocol operation
  - BOP: HDLC/ADCCP, SDLC, SDLC loop, X.25 or X.75 link level, etc.
  - COP: Single SYNC, dual SYNC, BiSYNC, DDCMP
  - ASYNC: 5-8 bits plus optional parity
- Sixteen character receive and transmit FIFOs with interrupt threshold control
- FIFO'ed status bits

- Watchdog timer
- 0 to 10 Mbit/s data rate
- Programmable bit rate for each receiver and transmitter selectable from:
  - 19 fixed rates: 50 to 64 kbaud
  - One user-defined rate derived from programmable counter/timer
  - External 1X or 16X clock
  - Digital phase-locked loop
- Parity and FCS (frame check sequence LRC or CRC) generation and checking
- Programmable data encoding/decoding: NRZ, NRZI, FM0, FM1, Manchester
- Programmable channel mode: full- or half-duplex, auto-echo, or local loopback
- Programmable data transfer mode: polled, interrupt, DMA, wait
- DMA interface
  - Compatible with Synchronous and Asynchronous bus DMA controllers
  - Half- or full-duplex operation
  - Single or dual address data transfers
  - Automatic frame termination on counter/ timer terminal count or DMA DONE (EOPN)
- Transmit path clear status
- High speed data bus interface: 160 ns bus cycle
- DPLL operation up to 312.5 kHz with internal clock
- Interrupt capabilities
  - Vector output (fixed or modified by status)
  - Individual interrupt enable bits
  - Programmable internal priorities
  - Maskable interrupt conditions
  - 80XX/X compatible
- Multi-function programmable 16-bit counter/timer
  - Bit rate generator
  - Event counter
  - Count received or transmitted characters
  - Delay generator
  - Automatic bit length measurement
- Modem controls
  - RTS, CTS, DCD, and up to four general purpose I/O pins per channel
  - CTS and DCD programmable auto-enables for Tx and Rx
  - Programmable interrupt on change of CTS or DCD
- On-chip oscillator for crystal
- TTL compatible
- Single +5 V power supply

### SC26C562

#### Asynchronous Mode Features

- Character length: 5 to 8 bits
- Odd or even parity, no parity, or force parity
- Up to two stop bits programmable in 1/16-bit increments
- 1X or 16X Rx and Tx clock factors
- Parity, overrun and framing error detection
- False start bit detection
- Break generation with handshake for counting break characters
- Detection of start and end of received break
- Character compare with optional interrupt on match
- Transmit and receive up to 10 Mbit/s at 1× or 1 Mbit/s at 16× data rates

#### **Bit-Oriented Protocol**

- Character length: 5 to 8 bits
- Detection and transmission of residual character: 0-7 bits
- Automatic switch to programmed character length for I field
- Zero insertion and deletion
- Optional opening PAD transmission
- Detection and generation of FLAG, ABORT, and IDLE bit patterns
- Transmit 7 or 8 bit ABORT
- Detection and generation of shared (single) FLAG between frames
- Detection of overlapping (shared zero) FLAGs
- Idle in MARK or FLAGs
- Secondary address recognition including group and global address
- Single- or dual-octet secondary address

- Extended address and control fields
- Short frame rejection for receiver
- Detection and notification of received end of message
- CRC generation and checking
- SDLC loop mode capability

#### **Character-Oriented Protocols**

- Character length: 5 to 8 bits
- Odd or even parity, no parity, or force parity
- LRC or CRC generation and checking
- Optional opening PAD transmission
- One or two SYN characters
- External sync capability
- SYN detection and optional stripping
- SYN or MARK line-fill or underrun
- Idle in MARK or SYNs
- Parity, FCS, overrun and underrun error detection
- Optional SYNC exclusion from FCS
- BISYNC features
  - EBCDIC or ASCII header, text and control messages
  - SYN, DLE stripping
  - EOM (end of message) detection and transmission
  - Auto transparency mode switching
  - Auto hunt after receipt of EOM sequence (with closing PAD check after EOT or NAK)
  - Control character sequence detection for both transparent and normal text
  - Parity generation for data and LRC characters

#### **ORDERING INFORMATION**

 $T_{amb} = 0 \circ C$  to +70  $\circ C$ . Serial data rate = 10 Mbit/s maximum

| Type number | Package | ackage                                |          |  |  |  |
|-------------|---------|---------------------------------------|----------|--|--|--|
|             | Name    | Description                           | Version  |  |  |  |
| SC26C562C1A | PLCC52  | plastic leaded chip carrier; 52 leads | SOT238-2 |  |  |  |

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| SYMBOL           | PARAMETER                                        | RATING                       | UNIT |
|------------------|--------------------------------------------------|------------------------------|------|
| T <sub>amb</sub> | Operating ambient temperature <sup>2</sup>       | 0 to +70                     | °C   |
| T <sub>stg</sub> | Storage temperature                              | -65 to +150                  | °C   |
| V <sub>CC</sub>  | Voltage from V <sub>CC</sub> to GND <sup>3</sup> | -0.5 to +7.0                 | V    |
| V <sub>S</sub>   | Voltage from any pin to ground <sup>3</sup>      | –0.5 to V <sub>CC</sub> +0.5 | V    |

### SC26C562

#### **BLOCK DIAGRAM**



Figure 1. Block diagram

### SC26C562

#### **PIN CONFIGURATION**



Figure 2. Pin configuration

#### **PIN DESCRIPTION**

| MNEMONIC | PIN             | TYPE | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|-----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1–A6    | 4-2,<br>51-49   | I    | Address Lines: Active-HIGH. Address inputs which specify which of the internal registers is accessed for read/write operation.                                                                                                                                                                                                                                                                                                                                                          |
| D0-D7    | 33-30,<br>23-20 | I/O  | <b>Bidirectional Data Bus:</b> Active-HIGH, 3-State. Bit 0 is the LSB and bit 7 is the MSB. All data, command and status transfers between the CPU and the CDUSCC take place over this bus. The data bus is enabled when CSN and RDN, or CSN and WRRN are LOW during interrupt acknowledge cycles and single address DMA acknowledge cycles.                                                                                                                                            |
| RDN      | 24              | I    | <b>Read Strobe:</b> Active-LOW input. When active and CSN is also active, causes the content of the addressed register to be present on the data bus. RDN is ignored unless CSN is active.                                                                                                                                                                                                                                                                                              |
| WRN      | 28              | I    | Write Strobe: Active-LOW input. When active and CSN is also active, the content of the data bus is loaded into the addressed register. The transfer occurs on the rising edge of WRN. WRN is ignored unless CEN is active.                                                                                                                                                                                                                                                              |
| CSN      | 27              | I    | <b>Chip Select:</b> Active-LOW input. When active, data transfers between the CPU and the CDUSCC are enabled on D0–D7 as controlled by RDN or WRN and A1–A6 inputs. When CSN is HIGH, the data lines are placed in the 3-State condition (except during interrupt acknowledge cycles and single address DMA transfers).                                                                                                                                                                 |
| RDYN     | 8               | 0    | <b>Ready:</b> Active-LOW, open drain. Used to synchronize data transfers between the CPU and the CDUSCC. It is valid only during read and write cycles where the CDUSCC is configured in 'wait on Rx', 'wait on Tx' or 'wait on Tx or Rx' modes, otherwise it is always inactive. RDYN becomes active on the leading edge of RDN and WRN if the requested operation cannot be performed (viz, no data in RxFIFO in the case of a read or no room in the TxFIFO in the case of a write). |

### SC26C562

| MNEMONIC                           | PIN    | TYPE | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IRQN                               | 6      | 0    | Interrupt Request: Active-LOW, open-drain. This output is asserted upon occurrence of any enabled interrupting condition. The CPU can read the general status register to determine the interrupting condition(s), or can respond with an interrupt acknowledge cycle to cause the CDUSCC to output an interrupt vector on the data bus.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| IACKN                              | 1      | I    | Interrupt Acknowledge: Active-LOW. When IACKN is asserted, the CDUSCC responds by either forcing the bus into high-impedance, placing a vector number, call instruction or zero on the data bus. The vector number can be modified or unmodified by the status. If no interrupt is pending, IACKN is ignored and the data bus placed in high-impedance.                                                                                                                                                                                                                                                                                                                                                                                                    |
| X1/CLK                             | 47     | I    | <b>Crystal or External Clock:</b> When using the crystal oscillator, the crystal is connected between pins X1 and X2. If a crystal is not used, an external clock is supplied at this input. This clock is used to drive the internal bit rate generator, as an optional input to the counter/timer or DPLL, and to provide other required clocking signals. When a crystal is used, a capacitor must be connected from this pin to ground.                                                                                                                                                                                                                                                                                                                |
| X2                                 | 46     | 0    | <b>Crystal 2:</b> Connection for other side of crystal. When a crystal is used, a capacitor must be connected from this pin to ground. If an external clock is used on X1, this pin should be left floating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| RESETN                             | 25     | I    | <b>Master Reset:</b> Active-LOW. A LOW on this pin resets the transmitters and receivers and resets the registers shown in Table 1 of the CDUSCC Users' Guide. Reset is asynchronous, i.e., no clock is required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RxDA, RxDB                         | 40, 14 | I    | Channel A (B) Receiver Serial Data Input: The least significant bit is received first. If external receiver clock is specified for the channel, the input is sampled on the rising edge of the clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| TxDA, TxDB                         | 39, 15 | 0    | <b>Channel A (B) Transmitter Serial Data Output:</b> The least significant bit is transmitted first. This output is in the marking (HIGH) condition when the transmitter is disabled or when the channel is operating in local loopback mode. If external transmitter clock is specified for the channel, the data is shifted on the falling edge of the clock.                                                                                                                                                                                                                                                                                                                                                                                            |
| RTxCA, RTxCB                       | 43, 11 | I/O  | <b>Channel A (B) Receiver/Transmitter Clock:</b> As an input, it can be programmed to supply the receiver, transmitter, counter/timer, or DPLL clock. As an output, it can supply the counter/timer output, the transmitter shift clock (1X), or the receiver sampling clock (1X).                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| TRxCA, TRxCB                       | 44, 10 | I/O  | <b>Channel A (B) Transmitter/Receiver Clock:</b> As an input, it can supply the receiver, transmitter, counter/timer, or DPLL clock. As an output, it can supply the counter/timer output, the DPLL output, the transmitter shift clock (1X), the receiver sampling clock (1X), the transmitter BRG clock (16X), The receiver BRG clock (16X), or the internal system clock (X1 $\div$ 2).                                                                                                                                                                                                                                                                                                                                                                 |
| CTSA/BN,<br>LCA/BN                 | 35, 19 | I/O  | <b>Channel A (B) Clear-to-Send Input or Loop Control Output:</b> Active-LOW. The signal can be pro-<br>grammed to act as an enable for the transmitter when not in loop mode. The CDUSCC detects logic<br>level transitions on this input and can be programmed to generate an interrupt when a transition oc-<br>curs. When operating in the BOP loop mode, this pin becomes a loop control output which is as-<br>serted and negated by CDUSCC commands. This output provides the means of controlling external<br>loop interface hardware to go on-line and off-line without disturbing operation of the loop.                                                                                                                                          |
| DCDA/BN,<br>SYNIA/BN               | 42, 12 | I    | <b>Channel A (B) Data Carrier Detected or External Sync Input:</b> The function of this pin is programmable. As a DCD active-LOW input, it acts as an enable for the receiver or can be used as a general purpose input. For the DCD function, the CDUSCC detects logic level transitions on this pin and can be programmed to generate an interrupt when a transition occurs. As an active-LOW external sync input, it is used in COP mode to obtain character synchronization for the receiver without receipt of a SYN character. This mode can be used in disc or tape controller applications or for the optional byte timing lead in X.21.                                                                                                           |
| RTxDRQA/BN,<br>GPO1A/BN            | 37, 17 | 0    | <b>Channel A (B) Receiver/Transmitter DMA Service Request or General Purpose Output:</b><br>Active-LOW. For half-duplex DMA operation, this output indicates to the DMA controller that one or<br>more characters are available in the receiver FIFO (when the receiver is enabled) or that the transmit<br>FIFO is not full (when the transmitter is enabled). For full-duplex DMA operation, this output indicates<br>to the DMA controller that data is available in the receiver FIFO. In non-DMA mode, this pin is a<br>general purpose output that can be asserted and negated under program control.                                                                                                                                                |
| TxDRQA/BN,<br>GPO2A/BN,<br>RTSA/BN | 36, 18 | 0    | Channel A (B) Transmitter DMA Service Request, General Purpose Output, or<br>Request-to-Send: Active-LOW. For full-duplex DMA operation, this output indicates to the DMA<br>controller that the transmit FIFO is not full and can accept more data. When not in full-duplex DMA<br>mode, this pin can be programmed as a general purpose or a Request-to-Send output, which can be<br>asserted and negated under program control.                                                                                                                                                                                                                                                                                                                         |
| RTxDAKA/BN,<br>GPI1A/BN            | 48, 5  | I    | <b>Channel A (B) Receiver/Transmitter DMA Acknowledge or General Purpose Input:</b> Active-LOW.<br>For half-duplex single address operation, this input indicates to the CDUSCC that the DMA controller<br>has acquired the bus and that the requested bus cycle (read receiver FIFO when the receiver is<br>enabled or load transmitter FIFO when the transmitter is enabled) is beginning. For full-duplex single<br>address DMA operation, this input indicates to the CDUSCC that the DMA controller has acquired<br>the bus and that the requested read receiver FIFO bus cycle is beginning. Because the state of this<br>input can be read under program control, it can be used as a general purpose input when not in<br>single address DMA mode. |

### SC26C562

| MNEMONIC               | PIN              | TYPE | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------------|------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TxDAKA/BN,<br>GPI2A/BN | 38, 16           | I    | <b>Channel A (B) Transmitter DMA Acknowledge or General Purpose Input:</b> Active-LOW. When the channel is programmed for full-duplex single address DMA operation, this input is asserted to indicate to the CDUSCC that the DMA controller has acquired the bus and that the requested load transmitter FIFO bus cycle is beginning. Because the state of this input can be read under program control, it can be used as a general purpose input when not in full-duplex single address DMA mode. |
| EOPN                   | 29               | I/O  | <b>Done (EOP):</b> Active-LOW, open-drain. EOPN can be used and is active in both DMA and non-DMA modes. As an input, EOPN indicates the last DMA transfer cycle to the TxFIFO. As an output, EOPN indicates either the last DMA transfer from the RxFIFO or that the transmitted character count has reached terminal count.                                                                                                                                                                        |
| RTSA/BN,<br>SYNOUTA/BN | 45, 9            | 0    | <b>Channel A (B) Sync Detect or Request-to-Send:</b> Active-LOW. If programmed as a sync output, it is asserted one bit time after the specified sync character (COP or BISYNC modes) or a FLAG (BOP modes) is detected by the receiver. As a Request-to-Send modem control signal, it functions as described previously for the TxDRQN/RTSN pin.                                                                                                                                                    |
| V <sub>CC</sub>        | 34, 52           | I.   | +5 V Power Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| GND                    | 26, 13,<br>41, 7 | I    | Signal and Power Ground Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

### SC26C562

#### DC ELECTRICAL CHARACTERISTICS<sup>4,5</sup>

 $T_{amb} = 0 \ ^{\circ}C$  to +70  $^{\circ}C$ ,  $V_{CC} = 5.0 \ V \pm 10 \ \%^{4,5}$ 

| SYMBOL                        | DADAMETED                                                         | TEST CONDITIONS                                      |                                                        | LIMITS |                      |          |  |
|-------------------------------|-------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------|--------|----------------------|----------|--|
| SYMBOL                        | PARAMETER                                                         | TEST CONDITIONS                                      | Min                                                    | Тур    | Max                  |          |  |
| V <sub>IL</sub>               | Input LOW voltage:<br>All except X1/CLK<br>X1/CLK                 |                                                      |                                                        |        | 0.8<br>0.8           | V<br>V   |  |
| V <sub>IH</sub>               | Input HIGH voltage except X1/CLK<br>All except X1/CLK<br>X1/CLK   |                                                      | $\begin{array}{c} 2.0\\ 0.8 \times V_{CC} \end{array}$ |        | –<br>V <sub>CC</sub> | V<br>V   |  |
| V <sub>OL</sub>               | Output LOW voltage:<br>All except IRQN <sup>7</sup><br>IRQN       | I <sub>OL</sub> = 5.3 mA<br>I <sub>OL</sub> = 8.8 mA |                                                        |        | _<br>0.5             | V<br>V   |  |
| V <sub>OH</sub>               | Output HIGH voltage<br>(Except open drain outputs)                | $I_{OH} = -400 \ \mu A$                              | V <sub>CC</sub> – 0.5                                  | -      | 0.5                  | V        |  |
| I <sub>ILX1</sub>             | X1/CLK input LOW current <sup>10</sup>                            | V <sub>IN</sub> = 0, X2 = open                       | -150                                                   | -      | 0.0                  | μΑ       |  |
| I <sub>IHX1</sub>             | X1/CLK input HIGH current <sup>10</sup>                           | $V_{IN} = V_{CC}, X2 = GND$                          | -                                                      | -      | 150                  | μA       |  |
|                               | VQ short singuit surgest                                          | X1 = open, V <sub>IN</sub> = 0 V                     | -                                                      | -      | -15                  | mA       |  |
| I <sub>SCX2</sub>             | X2 short circuit current                                          | $X1 = open, V_{IN} = V_{CC}$                         | -                                                      | -      | +15                  | mA       |  |
| I <sub>IL</sub>               | Input LOW current<br>RESETN, TxDAKN, RxDAKN                       | $V_{IN} = 0 V$                                       | -15                                                    | -      | -0.5                 | μΑ       |  |
| I <sub>I</sub>                | Input leakage current                                             | $V_{IN} = 0 V \text{ to } V_{CC}$                    | -1                                                     | -      | +1                   | μΑ       |  |
| I <sub>OZH</sub>              | Output off current HIGH, 3-State data bus                         | $V_{IN} = V_{CC}$                                    | -                                                      | -      | +1                   | μA       |  |
| I <sub>OZL</sub>              | Output off current LOW, 3-State data bus                          | V <sub>IN</sub> = 0 V                                | -1                                                     | -      | -                    | μA       |  |
| I <sub>ODL</sub>              | Open drain output LOW current in off state:<br>EOPN, RDYN<br>IRQN | V <sub>IN</sub> = 0 V<br>V <sub>IN</sub> = 0 V       | -15<br>-1                                              |        | -0.5<br>-            | μΑ<br>μΑ |  |
| I <sub>ODH</sub>              | Open drain output HIGH current in off state:<br>EOPN, IRQN, RDYN  | $V_{IN} = V_{CC}$                                    | -1                                                     | _      | 1                    | μA       |  |
| I <sub>CC</sub> <sup>13</sup> | Power supply current<br>(see Figure 19 for graphs)                |                                                      | _                                                      | 25     | 80                   | mA       |  |
| C <sub>IN</sub>               | Input capacitance <sup>9</sup>                                    | $V_{CC} = GND = 0 V$                                 | -                                                      | -      | 10                   | pF       |  |
| C <sub>OUT</sub>              | Output capacitance9                                               | $V_{CC} = GND = 0 V$                                 | -                                                      | -      | 15                   | pF       |  |
| C <sub>I/O</sub>              | Input/output capacitance9                                         | V <sub>CC</sub> = GND = 0 V                          | -                                                      | -      | 20                   | pF       |  |

#### NOTES:

- Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation section of this specification is not implied.
- 2. Clock may be stopped (DC) for testing purposes, or when CDUSCC is in non-operational modes.

 This product includes circuitry specifically designed for the protection of its internal devices from damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying any voltages larger than the rated maxima.
 Parameters are valid over specified temperature range.

- 5. All voltage measurements are referenced to ground (GND). For testing, all inputs except X1/CLK swing between 0.2 V and 3.0 V with a transition time of 20 ns maximum. For X1/CLK, this swing is between 0.2 V and 4.4 V. All time measurements are referenced at input voltages of 0.2 V and 3.0 V and output voltages of 0.8 V and 2.0 V, as appropriate.
- 6. See Figure 20 for test conditions for outputs.
- 7. Tests for open drain outputs are intended to guarantee switching of the output transistor. Measurement of this response is referenced from midpoint of the switching signal to a point 0.2 V above the actual output signal level. This point represents noise margin that assures true switching has occurred.
- 8. Execution of the valid command (after it is latched) requires 3 rising edges of X1 (see Figure 15).
- 9. These values were not explicitly tested; they are guaranteed by design and characterization data.
- 10. X1/CLK and X2 are not tested with a crystal installed.
- 11. X1/CLK frequency must be at least the faster of the receiver or transmitter serial data rate.
- 12. Timing is illustrated and referenced to the WRN and RDN inputs. The device may also be operated with CSN as the 'strobing' input. CSN and RDN (also CSN and WRN) are ANDed internally. As a consequence, the signal asserted last initiates the cycle and the signal negated first terminates the cycle.
- 13.  $V_0 = 0$  V to  $V_{CC}$ , Rx and Tx clocks at 10 MHz, X1 clock at 10 MHz.

SC26C562

### AC ELECTRICAL CHARACTERISTICS<sup>4,5,6,7</sup>

 $T_{amb} = 0 \ ^{\circ}C \text{ to } +70 \ ^{\circ}C; V_{CC} = 5 \ V \pm 10 \ \%$ 



Figure 3. Reset Timing

| SYMBOL              | PARAMETER                 | LIM | UNIT |      |
|---------------------|---------------------------|-----|------|------|
| STWIDOL             | FARAWETER                 | Min | Max  | UNIT |
| t <sub>RELREH</sub> | RESETN LOW to RESETN HIGH | 200 | —    | ns   |



Figure 4. Read Cycle<sup>12</sup>

| SYMBOL              | PARAMETER                                           | LIM | ITS | UNIT |
|---------------------|-----------------------------------------------------|-----|-----|------|
| STMBOL              | PARAMEIER                                           | Min | Max | UNIT |
| t <sub>ADVRDL</sub> | Address valid to RDN LOW                            | 5   | -   | ns   |
| t <sub>CELRDL</sub> | CEN LOW to RDN LOW                                  | 0   | -   | ns   |
| t <sub>RDLADI</sub> | RDN LOW to address invalid                          | 50  | -   | ns   |
| t <sub>RDLRYL</sub> | RDN LOW to RDYN LOW                                 | -   | 150 | ns   |
| t <sub>RDLDDV</sub> | RDN LOW to read data valid                          | -   | 130 | ns   |
| t <sub>RDLRDH</sub> | RDN LOW to RDN HIGH                                 | 130 | -   | ns   |
| t <sub>RYZDDV</sub> | RDYN high-impedance to read data valid <sup>9</sup> | -   | 90  | ns   |
| t <sub>RDHCEH</sub> | RDN HIGH to CEN HIGH                                | 0   | -   | ns   |
| <b>t</b> CEHCEL     | CEN HIGH to CEN LOW                                 | 30  | -   | ns   |
| t <sub>RDHDDI</sub> | RDN HIGH to read data invalid                       | 5   | -   | ns   |
| t <sub>RDHRDL</sub> | RDN HIGH to RDN LOW                                 | 30  | -   | ns   |
| t <sub>RDHDDF</sub> | RDN HIGH to data bus floating                       | -   | 40  | ns   |
| t <sub>RDLDLZ</sub> | RDN LOW to data bus low-impedance9                  | 10  | -   | ns   |

### SC26C562



| Figure | 5. | Write | Cycle <sup>12</sup> |
|--------|----|-------|---------------------|
|--------|----|-------|---------------------|

| SYMBOL               | PARAMETER                                    | LIM | UNIT |      |
|----------------------|----------------------------------------------|-----|------|------|
| STWBUL               |                                              | Min | Max  | UNIT |
| t <sub>ADVWRL</sub>  | Address valid to WRN LOW                     | 5   | -    | ns   |
| t <sub>CELWRL</sub>  | CSN LOW to WRN LOW                           | 0   | -    | ns   |
| t <sub>WRLRYL</sub>  | WRN LOW to RDYN LOW                          | -   | -    | ns   |
| t <sub>WRHCEH</sub>  | WRN HIGH to CSN HIGH                         | 0   | -    | ns   |
| t <sub>WRLWRH</sub>  | WRN LOW to WRN HIGH                          | 100 | -    | ns   |
| twdvwrh              | Write data valid to WRN HIGH                 | 60  | -    | ns   |
| <b>t</b> CEHCEL      | CEN HIGH to CEN LOW                          | 30  | 150  | ns   |
| t <sub>WRLADI</sub>  | WRN LOW to address invalid                   | 50  | -    | ns   |
| t <sub>WRHWRL</sub>  | WRN HIGH to WRN LOW                          | 30  | -    | ns   |
| t <sub>WRHWDI</sub>  | WRN HIGH to write data invalid               | 5   | -    | ns   |
| t <sub>RYHZWRH</sub> | RDYN high-impedance to WRN HIGH <sup>9</sup> | 0   | -    | ns   |

### SC26C562



Figure 6. Interrupt Acknowledge Cycle

| SYMBOL              | PARAMETER                                        | LIM | UNIT |      |
|---------------------|--------------------------------------------------|-----|------|------|
|                     |                                                  | Min | Max  | UNIT |
| t <sub>IALDDV</sub> | IACKN LOW to data bus valid                      |     |      | ns   |
| t <sub>IAHDDF</sub> | IACKN HIGH to data bus floating                  |     | 130  | ns   |
| t <sub>IAHDDI</sub> | IACKN HIGH to data bus invalid                   | 5   | 60   | ns   |
| tIALDLZ             | IACKN LOW to data bus LOW impedance <sup>9</sup> | 10  |      | ns   |
| tIAHIAL             | IACKN HIGH to LOW                                | 30  |      | ns   |



Figure 7. Output Port Timing

| SYMBOL  | PARAMETER                         | LIM | UNIT |      |
|---------|-----------------------------------|-----|------|------|
|         | FARAMETER                         | Min | Max  | UNIT |
| twrhgov | WRN HIGH to GPO output data valid | -   | 100  | ns   |

### SC26C562

#### AC ELECTRICAL CHARACTERISTICS (Continued)



#### Figure 8. Input Port Timing

| SYMPOL              | SYMBOL PARAMETER             | LIM | UNIT |      |
|---------------------|------------------------------|-----|------|------|
| STINBOL             | FARAWETER                    | Min | Max  | UNIT |
| t <sub>GIVRDL</sub> | GPI input valid to RDN LOW   | 20  | -    | ns   |
| t <sub>RDLGII</sub> | RDN LOW to GPI input invalid | 40  | -    | ns   |





| SYMBOL              | PARAMETER                                  |     | LIMITS  |      | UNIT |
|---------------------|--------------------------------------------|-----|---------|------|------|
| STWBOL              | PARAMEIER                                  | Min | Тур     | Max  | UNIT |
| t <sub>CLHCLL</sub> | X1/CLK HIGH to LOW time                    | 25  | -       | -    | ns   |
| t <sub>CLLCLH</sub> | X1/CLK LOW to HIGH time                    | 25  | -       | -    | ns   |
| t <sub>CCHCCL</sub> | C/T CLK HIGH to LOW time                   | 45  | -       | -    | ns   |
| t <sub>CCLCCH</sub> | C/T CLK LOW to HIGH time                   | 45  | -       | -    | ns   |
| t <sub>RCHRCL</sub> | RxC HIGH to LOW time                       | 50  | -       | -    | ns   |
| t <sub>RCLRCH</sub> | RxC LOW to HIGH time                       | 50  | -       | -    | ns   |
| t <sub>TCHTCL</sub> | TxC HIGH to LOW time                       | 50  | -       | -    | ns   |
| t <sub>TCLTCH</sub> | TxC LOW to HIGH time                       | 50  | -       | -    | ns   |
| f <sub>CL</sub>     | X1/CLK frequency <sup>11</sup>             | 0   | 14.7456 | 16.0 | MHz  |
| f <sub>CC</sub>     | C/T CLK frequency                          | 0   | -       | 10   | MHz  |
| f <sub>RC</sub>     | RxC frequency (16X or 1X @ 50% duty cycle) | 0   | -       | 10   | MHz  |
| f <sub>TC</sub>     | TxC frequency (16X or 1X @ 50% duty cycle) | 0   | -       | 10   | MHz  |
| <sup>f</sup> RTC    | Tx/Rx frequency for FM/Manchester encoding | _   | -       | 5    | MHz  |

### SC26C562

#### AC ELECTRICAL CHARACTERISTICS (Continued)



#### Figure 10.

| SYMBOL                           | PARAMETER                                                                    | LIM | ITS        | UNIT     |
|----------------------------------|------------------------------------------------------------------------------|-----|------------|----------|
| STWIDUL                          | PARAMETER                                                                    | Min | Max        |          |
| <sup>t</sup> CILTXV              | TxC input LOW (1X) to TxD output<br>TxC input LOW (16X) to TxD output        | -   | 120<br>120 | ns<br>ns |
| <sup>t</sup> COLTXV <sup>*</sup> | TxC output LOW to TxD output <sup>9</sup> (NRZ, NRZI)<br>FM, MAN             | -   | 20<br>30   | ns<br>ns |
| *Characteriz                     | ed with no loads on TxD and TxC outputs. Tester load is approximately 50 pF. |     |            |          |



| Figure | 11. |
|--------|-----|
|--------|-----|

| SYMBOL              | PARAMETER                           | LIM | ITS | UNIT |
|---------------------|-------------------------------------|-----|-----|------|
| STMBOL              | PARAMEIER                           | Min | Max | UNIT |
| t <sub>RXVRCH</sub> | RxD data valid to RxC HIGH:         |     |     |      |
|                     | For NRZ data                        | 20  | -   | ns   |
|                     | For NRZI, Manchester, FM0, FM1 data | 30  | -   | ns   |
| t <sub>RCHRXI</sub> | RxC HIGH to RxD data invalid:       |     |     |      |
|                     | For NRZ data                        | 20  | -   | ns   |
|                     | For NRZI, Manchester, FM0, FM1 data | 30  | -   | ns   |
| t <sub>SILRCH</sub> | SYNIN LOW to RxC HIGH               | 50  | -   | ns   |
| t <sub>RCHSIH</sub> | RxC HIGH to SYNIN HIGH              | 20  | -   | ns   |
| t <sub>RCHSOL</sub> | RxC HIGH to SYNOUT LOW              | -   | 100 | ns   |

SC26C562



| Figure 12. | Transmit Dual A | Address | DMA | Timing |
|------------|-----------------|---------|-----|--------|
|------------|-----------------|---------|-----|--------|

| SYMBOL              | PARAMETER                              | LIM | MITS<br>Max<br>100<br>100<br>00 |                              |
|---------------------|----------------------------------------|-----|---------------------------------|------------------------------|
| STWBUL              | FARAMETER                              | Min | Max                             | UNIT<br>ns<br>ns<br>ns<br>ns |
| t <sub>WRLTRH</sub> | WRN LOW to Tx DMA REQN HIGH            | -   | 100                             | ns                           |
| tWRLEOL             | WRN LOW to EOPN output LOW             | -   | 100                             | ns                           |
| t <sub>WRHEOZ</sub> | WRN HIGH to EOPN output high-impedance | -   | 60                              | ns                           |
| t <sub>EILWRH</sub> | EOPN input LOW to WRN HIGH             | 30  | -                               | ns                           |
| t <sub>WRHEIH</sub> | WRN HIGH to EOPN input HIGH            | 25  | -                               | ns                           |

SC26C562

#### AC ELECTRICAL CHARACTERISTICS (Continued)



#### Figure 13. Receive Dual Address DMA Timing

| SYMBOL              | PARAMETER                              | LIM | ITS | UNIT<br>ns<br>ns |
|---------------------|----------------------------------------|-----|-----|------------------|
|                     | FARAIVIE I ER                          | Min | Max | UNIT             |
| t <sub>RDLRRH</sub> | RDN LOW to Rx DMA REQN HIGH            | -   | 100 | ns               |
| t <sub>RDLEOL</sub> | RDN LOW to EOPN output LOW             | -   | 100 | ns               |
| t <sub>RDHEOZ</sub> | RDN HIGH to EOPN output high-impedance | -   | 60  | ns               |

SC26C562



Figure 14. DMA-Transmit Single Address Mode

| SYMBOL              | PARAMETER                              | LIM | ITS |                |
|---------------------|----------------------------------------|-----|-----|----------------|
| STMBOL              | FARAMETER                              | Min | Max | ns<br>ns<br>ns |
| t <sub>TAHTAL</sub> | Transmit DMA ACKN HIGH to LOW time     | 30  | -   | ns             |
| t <sub>TALTAH</sub> | Transmit DMA ACKN LOW to HIGH time     | 100 | -   | ns             |
| t <sub>TALTRH</sub> | Tx DMA ACKN LOW to Tx DMA REQN HIGH    | -   | 100 | ns             |
| t <sub>WDVTAH</sub> | Write data valid to Tx DMA ACKN HIGH   | 40  | -   | ns             |
| t <sub>TAHWDI</sub> | Tx DMA ACKN HIGH to write data invalid | 10  | -   | ns             |
| t <sub>TALEOL</sub> | Tx DMA ACKN LOW to EOPN output LOW     | -   | 80  | ns             |
| t <sub>TAHEOF</sub> | Tx DMA ACKN HIGH to EOPN output float  | -   | 60  | ns             |
| t <sub>EILTAH</sub> | EOPN input LOW to Tx DMA ACKN HIGH     | 30  | -   | ns             |
| t <sub>TAHEIH</sub> | Tx DMA ACKN HIGH to EOPN input HIGH    | 25  | -   | ns             |

SC26C562



Figure 15. DMA-Receive Single Address Mode

| SYMBOL              |                                       | LIM | ITS | UNIT |
|---------------------|---------------------------------------|-----|-----|------|
| STWIDUL             |                                       | Min | Max | UNIT |
| t <sub>RAHRAL</sub> | Receive DMA ACKN HIGH to LOW time     | 30  | -   | ns   |
| t <sub>RALRAH</sub> | Receive DMA ACKN LOW to HIGH time     | 130 | -   | ns   |
| t <sub>RALRRH</sub> | Rx DMA ACKN LOW to Rx DMA REQN HIGH   | -   | 100 | ns   |
| t <sub>RALEOL</sub> | Rx DMA ACKN LOW to EOPN output LOW    | -   | 100 | ns   |
| t <sub>RAHEOF</sub> | Rx DMA ACKN HIGH to EOPN output float | -   | 60  | ns   |
| t <sub>RALDDV</sub> | Rx DMA ACKN LOW to read data valid    | -   | 130 | ns   |
| t <sub>RAHDDI</sub> | Rx DMA ACKN HIGH to read data invalid | 5   | -   | ns   |
| t <sub>RAHDDF</sub> | Rx DMA ACKN HIGH to data bus float    | -   | 60  | ns   |

### SC26C562





| SYMBOL              | PARAMETER                             | LIM     | MITS<br>Max<br>90<br>90<br>90<br>90<br>90 | LINUT |
|---------------------|---------------------------------------|---------|-------------------------------------------|-------|
|                     | PARAMEIER                             | Min Max |                                           | UNIT  |
|                     | RDN/WRN HIGH to IRQN HIGH for:        |         |                                           |       |
|                     | Read RxFIFO (RxRDY interrupt)         | -       | 90                                        | ns    |
|                     | Write TxFIFO (TxRDY interrupt)        | -       | 90                                        | ns    |
| t <sub>RWHIRH</sub> | Write RSR (Rx condition interrupt)    | -       | 90                                        | ns    |
|                     | Write TRSR (Rx/Tx interrupt)          | -       | 90                                        | ns    |
|                     | Write ICTSR (counter/timer interrupt) | -       | 90                                        | ns    |
|                     | Write TRMSR (Tx Path, Patt. Det.)     | -       | 90                                        | ns    |



Figure 17. Command Timing



Figure 18. Relationship Between Received Data and the Loop Control Output

### SC26C562







Figure 20. Test Conditions for Outputs





#### Note

1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.

| OUTLINE  |        | REFER  | ENCES    | EUROPEAN   | ISSUE DATE                        |
|----------|--------|--------|----------|------------|-----------------------------------|
| VERSION  | IEC    | JEDEC  | JEITA    | PROJECTION | ISSUE DATE                        |
| SOT238-2 | 112E11 | MS-018 | EDR-7319 |            | <del>-99-12-27-</del><br>01-11-15 |

SOT238-2

### SC26C562

#### **REVISION HISTORY**

| Rev | Date     | Description                                                                                                         |  |
|-----|----------|---------------------------------------------------------------------------------------------------------------------|--|
| _4  | 20060810 | Product data sheet (9397 750 14948). Supersedes data of 2004 Mar 29 (9397 750 13072).                               |  |
|     |          | Modifications:                                                                                                      |  |
|     |          | <ul> <li>Ordering information: changed Version for PLCC52 from SOT238–3 to SOT238–2</li> </ul>                      |  |
|     |          | <ul> <li>Changed package outline drawing from SOT238–3 to SOT238–2.</li> </ul>                                      |  |
| _3  | 20040329 | Product data (9397 750 13072). Supersedes Product specification of 1998 Sep 04 (9397 750 04355).                    |  |
| _2  | 19980904 | Product specification (9397 750 04355). ECN 853-1663 19973 of 04 September 1998.<br>Supersedes data of 1995 May 01. |  |
| _1  | 19950501 |                                                                                                                     |  |

### Legal Information

#### Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this data sheet was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.semiconductors.philips.com.

#### Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Philips Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Philips Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### **Disclaimers**

**General** — Information in this document is believed to be accurate and reliable. However, Philips Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — Philips Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Philips Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a Philips Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Philips Semiconductors accepts no liability for inclusion and/or use of Philips Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — Philips Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.semiconductors.philips.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by Philips Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### **Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### **Contact information**

For additional information please visit: http://www.semiconductors.philips.com

For sales office addresses, send an e-mail to: sales.addresses@www.semiconductors.philips.com



Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© Koninklijke Philips Electronics N.V. 2006. All rights reserved. For more information, please visit http://www.semiconductors.philips.com. For sales office addresses, email to: sales.addresses@www.semiconductors.philips.com.

Date of release: 20060810 Document identifier: SC26C562\_4