# 阅读申明 - 1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任何异议请及时告之,我们将妥善解决。 - 2.本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。 - 3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。 - 4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。 # **Read Statement** - 1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner. - 2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information. - 3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard. - 4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets" . ## **VNP49N04** # OMNIFET : FULLY AUTOPROTECTED POWER MOSFET | TYPE | V <sub>clamp</sub> | R <sub>DS(on)</sub> | l <sub>lim</sub> | |----------|--------------------|---------------------|------------------| | VNP49N04 | 42 V | 0.02 Ω | 49 A | - LINEAR CURRENT LIMITATION - THERMAL SHUT DOWN - SHORT CIRCUIT PROTECTION - INTEGRATED CLAMP - LOW CURRENT DRAWN FROM INPUT PIN - DIAGNOSTIC FEEDBACK THROUGH INPUT PIN - ESD PROTECTION - DIRECT ACCESS TO THE GATE OF THE POWER MOSFET (ANALOG DRIVING) - COMPATIBLE WITH STANDARD POWER MOSFET - STANDARD TO-220 PACKAGE #### **DESCRIPTION** The VNP49N04 is a monolithic device made using STMicroelectronics VIPower Technology, intended for replacement of standard power MOSFETS in DC to 50 KHz applications. Built-in thermal shut-down, linear current limita- tion and overvoltage clamp protect the chip in harsh environments. Fault feedback can be detected by monitoring the voltage at the input pin. #### **BLOCK DIAGRAM** March 2004 1/11 #### **ABSOLUTE MAXIMUM RATING** | Symbol | Parameter | Value | Unit | |------------------|-----------------------------------------------|--------------------|------| | $V_{DS}$ | Drain-source Voltage (V <sub>in</sub> = 0) | Internally Clamped | V | | $V_{in}$ | Input Voltage | 18 | V | | $I_D$ | Drain Current | Internally Limited | Α | | I <sub>R</sub> | Reverse DC Output Current | -50 | Α | | $V_{\text{esd}}$ | Electrostatic Discharge (C= 100 pF, R=1.5 KΩ) | 2000 | V | | P <sub>tot</sub> | Total Dissipation at T <sub>c</sub> = 25 °C | 125 | W | | $T_{j}$ | Operating Junction Temperature | Internally Limited | °C | | Tc | Case Operating Temperature | Internally Limited | °C | | T <sub>stg</sub> | Storage Temperature | -55 to 150 | °C | #### THERMAL DATA | R <sub>thj-case</sub> | Thermal | Resistance | Junction-case | Max | 1 | °C/W | |-----------------------|---------|------------|------------------|-----|------|------| | R <sub>thj-amb</sub> | Thermal | Resistance | Junction-ambient | Max | 62.5 | °C/W | # **ELECTRICAL CHARACTERISTICS** ( $T_{case} = 25$ $^{o}C$ unless otherwise specified) OFF | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------|------|------|-----------|----------| | V <sub>CLAMP</sub> | Drain-source Clamp<br>Voltage | $I_D = 200 \text{ mA}$ $V_{in} = 0$ | 36 | 42 | 48 | V | | $V_{CLTH}$ | Drain-source Clamp<br>Threshold Voltage | $I_D = 2 \text{ mA}$ $V_{in} = 0$ | 35 | | | V | | VINCL | Input-Source Reverse<br>Clamp Voltage | I <sub>in</sub> = -1 mA | -1 | | -0.3 | V | | I <sub>DSS</sub> | Zero Input Voltage<br>Drain Current (V <sub>in</sub> = 0) | $V_{DS} = 13 \text{ V} $ $V_{in} = 0$<br>$V_{DS} = 25 \text{ V} $ $V_{in} = 0$ | | | 50<br>200 | μA<br>μA | | l <sub>ISS</sub> | Supply Current from Input Pin | V <sub>DS</sub> = 0 V V <sub>in</sub> = 10 V | | 250 | 500 | μА | ### ON (\*) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------|------------------------------------------------------------------------------------------|------|------|---------------|--------| | $V_{IN(th)}$ | Input Threshold<br>Voltage | $V_{DS} = V_{in}$ $I_D + I_{in} = 1 \text{ mA}$ | 0.8 | | 3 | V | | R <sub>DS(on)</sub> | Static Drain-source On Resistance | $V_{in} = 10 \text{ V}$ $I_D = 25 \text{ A}$ $V_{in} = 5 \text{ V}$ $I_D = 25 \text{ A}$ | | | 0.02<br>0.025 | Ω<br>Ω | #### **DYNAMIC** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------|------------------------------------------------------|------|------|------|------| | g <sub>fs</sub> (*) | Forward<br>Transconductance | $V_{DS} = 13 \text{ V}$ $I_{D} = 25 \text{ A}$ | 25 | 30 | | S | | Coss | Output Capacitance | V <sub>DS</sub> = 13 V f = 1 MHz V <sub>in</sub> = 0 | | 1100 | 1500 | pF | ### **ELECTRICAL CHARACTERISTICS** (continued) SWITCHING (\*\*) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------------|-----------------------|----------------------------------------------------------------------|------|------|------|------| | t <sub>d(on)</sub> | Turn-on Delay Time | V <sub>DD</sub> = 15 V I <sub>d</sub> = 25 A | | 200 | 300 | ns | | tr | Rise Time | $V_{gen} = 10 \text{ V}$ $R_{gen} = 10 \Omega$ | | 1300 | 1800 | ns | | $t_{d(off)}$ | Turn-off Delay Time | (see figure 3) | | 800 | 1200 | ns | | t <sub>f</sub> | Fall Time | | | 300 | 450 | ns | | t <sub>d(on)</sub> | Turn-on Delay Time | V <sub>DD</sub> = 15 V I <sub>d</sub> = 25 A | | 1.3 | 1.9 | μS | | ì, ´ | Rise Time | $V_{gen} = 10 \text{ V}$ $R_{gen} = 1000 \Omega$ | | 3.8 | 5.2 | μS | | $t_{d(off)}$ | Turn-off Delay Time | (see figure 3) | | 12 | 14 | μS | | t <sub>f</sub> | Fall Time | | | 6.1 | 8.5 | μS | | (di/dt) <sub>on</sub> | Turn-on Current Slope | V <sub>DD</sub> = 15 V I <sub>D</sub> = 25 A | | 25 | | A/μs | | | | $V_{in} = 10 \text{ V}$ $R_{gen} = 10 \Omega$ | | | | | | Qi | Total Input Charge | $V_{DD} = 15 \text{ V}$ $I_D = 25 \text{ A}$ $V_{in} = 10 \text{ V}$ | | 100 | | nC | #### SOURCE DRAIN DIODE | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------------|-----------------------------|--------------------------------------------|------|------|------|------| | V <sub>SD</sub> (*) | Forward On Voltage | I <sub>SD</sub> = 25 A V <sub>in</sub> = 0 | | | 1.6 | V | | t <sub>rr</sub> (**) | Reverse Recovery<br>Time | $I_{SD} = 25 \text{ A}$ | | 250 | | ns | | Qrr (**) | Reverse Recovery<br>Charge | (see test circuit, figure 5) | | 910 | | nC | | I <sub>RRM</sub> (**) | Reverse Recovery<br>Current | | | 7.5 | | А | #### **PROTECTION** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |------------------------|----------------------------------|------------------------------------------------------------------------------------------------|----------|----------|-----------|--------------------------| | I <sub>lim</sub> | Drain Current Limit | $V_{in} = 10 \text{ V}$ $V_{DS} = 13 \text{ V}$ $V_{in} = 5 \text{ V}$ $V_{DS} = 13 \text{ V}$ | 30<br>30 | 49<br>49 | 68<br>68 | A<br>A | | t <sub>dlim</sub> (**) | Step Response<br>Current Limit | V <sub>in</sub> = 10 V<br>V <sub>in</sub> = 5 V | | 35<br>90 | 50<br>150 | μ <b>s</b><br>μ <b>s</b> | | T <sub>jsh</sub> (**) | Overtemperature<br>Shutdown | | 150 | | | °C | | T <sub>jrs</sub> (**) | Overtemperature Reset | | 135 | | | °C | | I <sub>gf</sub> (**) | Fault Sink Current | $V_{in} = 10 \text{ V}$ $V_{DS} = 13 \text{ V}$ $V_{in} = 5 \text{ V}$ $V_{DS} = 13 \text{ V}$ | | 50<br>20 | | mA<br>mA | | E <sub>as</sub> (**) | Single Pulse<br>Avalanche Energy | starting $T_j = 25$ °C $V_{DD} = 20$ V $V_{in} = 10$ V $R_{gen} = 1$ K $\Omega$ L = 6 mH | 4 | | | J | 57 <sup>(\*)</sup> Pulsed: Pulse duration = 300 µs, duty cycle 1.5 % (\*\*) Parameters guaranteed by design/dharacterization #### PROTECTION FEATURES During normal operation, the Input pin is electrically connected to the gate of the internal power MOSFET. The device then behaves like a standard power MOSFET and can be used as a switch from DC to 50 KHz. The only difference from the user's standpoint is that a small DC current ( $I_{iss}$ ) flows into the Input pin in order to supply the internal circuitry. The device integrates: - OVERVOLTAGE CLAMP PROTECTION: internally set at 42V, along with the rugged avalanche characteristics of the Power MOSFET stage give this device unrivalled ruggedness and energy handling capability. This feature is mainly important when driving inductive loads. - LINEAR CURRENT LIMITER CIRCUIT: limits the drain current ld to Ilim whatever the Input pin voltage. When the current limiter is active, the device operates in the linear region, so power dissipation may exceed the capability of the heatsink. Both case and junction temperatures increase, and if this phase lasts long enough, junction temperature may reach the overtemperature threshold T<sub>jsh</sub>. - OVERTEMPERATURE AND SHORT CIRCUIT PROTECTION: these are based on sensing the chip temperature and are not dependent on the input voltage. The location of the sensing element on the chip in the power stage area ensures fast, accurate detection of the junction temperature. Overtemperature cutout occurs at minimum 150°C. The device is automatically restarted when the chip temperature falls below 135°C. - STATUS FEEDBACK: In the case of an overtemperature fault condition, a Status Feedback is provided through the Input pin. The internal protection circuit disconnects the input from the gate and connects it instead to ground via an equivalent resistance of 100 $\Omega$ . The failure can be detected by monitoring the voltage at the Input pin, which will be close to ground potential. Additional features of this device are ESD protection according to the Human Body model and the ability to be driven from a TTL Logic circuit (with a small increase in $R_{DS(on)}$ ). #### Thermal Impedance #### **Output Characteristics** ## Static Drain-Source On Resistance vs Input Voltage #### **Derating Curve** #### Transconductance #### Static Drain-Source On Resistance 57 #### Static Drain-Source On Resistance #### Capacitance Variations #### Normalized On Resistance vs Temperature #### Input Charge vs Input Voltage ## Normalized Input Threshold Voltage vs Temperature #### Normalized On Resistance vs Temperature $oldsymbol{\mathcal{L}}_{oldsymbol{S}}$ #### Turn-on Current Slope #### Turn-off Drain-Source Voltage Slope #### Switching Time Resistive Load #### Turn-on Current Slope #### Turn-off Drain-Source Voltage Slope #### Switching Time Resistive Load 57 #### Switching Time Resistive Load #### Step Response Current Limit #### Current Limit vs Junction Temperature #### Source Drain Diode Forward Characteristics Fig. 1: Unclamped Inductive Load Test Circuits **Fig. 3:** Switching Times Test Circuits For Resistive Load **Fig. 5:** Test Circuit For Inductive Load Switching And Diode Recovery Times Fig. 2: Unclamped Inductive Waveforms Fig. 4: Input Charge Test Circuit Fig. 6: Waveforms ### **TO-220 MECHANICAL DATA** | DIM | mm. | | | | | | |----------------|---------------|-------|-------|--|--|--| | DIM. | MIN. | TYP | MAX. | | | | | A | 4.40 | | 4.60 | | | | | b | 0.61 | | 0.88 | | | | | b1 | 1.15 | | 1.70 | | | | | С | 0.49 | | 0.70 | | | | | D | 15.25 | | 15.75 | | | | | E | 10 | | 10.40 | | | | | е | 2.40 | | 2.70 | | | | | e1 | 4.95 | | 5.15 | | | | | F | 1.23 | | 1.32 | | | | | H1 | 6.20 | | 6.60 | | | | | J1 | 2.40 | | 2.72 | | | | | L | 13 | | 14 | | | | | L1 | 3.50 | | 3.93 | | | | | L20 | | 16.40 | | | | | | L30 | | 28.90 | | | | | | ØP | 3.75 | | 3.85 | | | | | Q | 2.65 | | 2.95 | | | | | Package Weight | 1.9Gr. (Typ.) | | | | | | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may results from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a trademark of STMicroelectronics $\ensuremath{\texttt{©}}$ 2004 STMicroelectronics - Printed in ITALY- All Rights Reserved. #### STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. http://www.st.com