

1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任 何异议请及时告之,我们将妥善解决。

本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。

3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。

4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.

2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.

3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.

4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".

## **Low Inductance Capacitors**



## Introduction

The signal integrity characteristics of a Power Delivery Network (PDN) are becoming critical aspects of board level and semiconductor package designs due to higher operating frequencies, larger power demands, and the ever shrinking lower and upper voltage limits around low operating voltages. These power system challenges are coming from mainstream designs with operating frequencies of 300MHz or greater, modest ICs with power demand of 15 watts or more, and operating voltages below 3 volts.

The classic PDN topology is comprised of a series of capacitor stages. Figure 1 is an example of this architecture with multiple capacitor stages.

An ideal capacitor can transfer all its stored energy to a load instantly. A real capacitor has parasitics that prevent instantaneous transfer of a capacitor's stored energy. The true nature of a capacitor can be modeled as an RLC equivalent circuit. For most simulation purposes, it is possible to model the characteristics of a real capacitor with one capacitor, one resistor, and one inductor. The RLC values in this model are commonly referred to as equivalent series capacitance (ESC), equivalent series resistance (ESR), and equivalent series inductance (ESL).

The ESL of a capacitor determines the speed of energy transfer to a load. The lower the ESL of a capacitor, the faster that energy can be transferred to a load. Historically, there has been a tradeoff between energy storage (capacitance) and inductance (speed of energy delivery). Low ESL devices typically have low capacitance. Likewise, higher capacitance devices typically have higher ESLs. This tradeoff between ESL (speed of energy delivery) and capacitance (energy storage) drives the PDN design topology that places the fastest low ESL capacitors as close to the load as possible. Low Inductance MLCCs are found on semiconductor packages and on boards as close as possible to the load.



Figure 1 Classic Power Delivery Network (PDN) Architecture

## LOW INDUCTANCE CHIP CAPACITORS

The key physical characteristic determining equivalent series inductance (ESL) of a capacitor is the size of the current loop it creates. The smaller the current loop, the lower the ESL. A standard surface mount MLCC is rectangular in shape with electrical terminations on its shorter sides. A Low Inductance Chip Capacitor (LICC) sometimes referred to as Reverse Geometry Capacitor (RGC) has its terminations on the longer side of its rectangular shape.

When the distance between terminations is reduced, the size of the current loop is reduced. Since the size of the current loop is the primary driver of inductance, an 0306 with a smaller current loop has significantly lower ESL then an 0603. The reduction in ESL varies by EIA size, however, ESL is typically reduced 60% or more with an LICC versus a standard MLCC.

## **INTERDIGITATED CAPACITORS**

The size of a current loop has the greatest impact on the ESL characteristics of a surface mount capacitor. There is a secondary method for decreasing the ESL of a capacitor. This secondary method uses adjacent opposing current loops to reduce ESL. The InterDigitated Capacitor (IDC) utilizes both primary and secondary methods of reducing inductance. The IDC architecture shrinks the distance between terminations to minimize the current loop size, then further reduces inductance by creating adjacent opposing current loops.

An IDC is one single capacitor with an internal structure that has been optimized for low ESL. Similar to standard MLCC versus LICCs, the reduction in ESL varies by EIA case size. Typically, for the same EIA size, an IDC delivers an ESL that is at least 80% lower than an MLCC.

## **Low Inductance Capacitors**



## Introduction

## LAND GRID ARRAY (LGA) CAPACITORS

Land Grid Array (LGA) capacitors are based on the first Low ESL MLCC technology created to specifically address the design needs of current day Power Delivery Networks (PDNs). This is the 3rd low inductance capacitor technology developed by AVX. LGA technology provides engineers with new options. The LGA internal structure and manufacturing technology eliminates the historic need for a device to be physically small to create small current loops to minimize inductance.

The first family of LGA products are 2 terminal devices. A 2 terminal 0306 LGA delivers ESL performance that is equal to or better than an 0306 8 terminal IDC. The 2 terminal 0805 LGA delivers ESL performance that approaches the 0508 8 terminal IDC. New designs that would have used 8 terminal IDCs are moving to 2 terminal LGAs because the layout is easier for a 2 terminal device and manufacturing yield is better for a 2 terminal LGA versus an 8 terminal IDC.

LGA technology is also used in a 4 terminal family of products that AVX is sampling and will formerly introduce in 2008. Beyond 2008, there are new multi-terminal LGA product families that will provide even more attractive options for PDN designers.

## LOW INDUCTANCE CHIP ARRAYS (LICA®)

The LICA® product family is the result of a joint development effort between AVX and IBM to develop a high performance MLCC family of decoupling capacitors. LICA was introduced in the 1980s and remains the leading choice of designers in high performance semiconductor packages and high reliability board level decoupling applications.

LICA® products are used in 99.999% uptime semiconductor package applications on both ceramic and organic substrates. The C4 solder ball termination option is the perfect compliment to flip-chip packaging technology. Mainframe class CPUs, ultimate performance multi-chip modules, and communications systems that must have the reliability of 5 9's use LICA®.

LICA® products with either Sn/Pb or Pb-free solder balls are used for decoupling in high reliability military and aerospace applications. These LICA® devices are used for decoupling of large pin count FPGAs, ASICs, CPUs, and other high power ICs with low operating voltages.

When high reliability decoupling applications require the very lowest ESL capacitors, LICA® products are the best option.



#### 470 nF 0306 Impedance Comparison

Figure 2 MLCC, LICC, IDC, and LGA technologies deliver different levels of equivalent series inductance (ESL).

## Low Inductance Capacitors (SnPb)



## 0612/0508/0306/0204 Tin Lead Termination "B"

### **GENERAL DESCRIPTION**

The key physical characteristic determining equivalent series inductance (ESL) of a capacitor is the size of the current loop it creates. The smaller the current loop, the lower the ESL.

A standard surface mount MLCC is rectangular in shape with electrical terminations on its shorter sides. A Low Inductance Chip Capacitor (LICC) sometimes referred to as Reverse Geometry Capacitor (RGC) has its terminations on the longer sides of its rectangular shape. The image on the right shows the termination differences between an MLCC and an LICC.

When the distance between terminations is reduced, the size of the current loop is reduced. Since the size of the current loop is the primary driver of inductance, an 0306 with a smaller current loop has significantly lower ESL then an 0603. The reduction in ESL varies by EIA size, however, ESL is typically reduced 60% or more with an LICC versus a standard MLCC.

AVX LICC products are available with a lead termination for high reliability military and aerospace applications that must avoid tin whisker reliability issues.



#### **PERFORMANCE CHARACTERISTICS**

| Capacitance Tolerances                  | $K = \pm 10\%; M = \pm 20\%$                                                 |
|-----------------------------------------|------------------------------------------------------------------------------|
| Operation                               | X7R = -55°C to +125°C                                                        |
| Temperature Range                       | X5R = -55°C to +85°C                                                         |
|                                         | X7S = -55°C to +125°C                                                        |
| Temperature Coefficient                 | X7R, X5R = ±15%; X7S = ±22%                                                  |
| Voltage Ratings                         | 4, 6.3, 10, 16, 25 VDC                                                       |
| Dissipation Factor                      | 4V, 6.3V = 6.5% max; 10V = 5.0% max;<br>16V = 3.5% max; 25V = 3.0% max       |
| Insulation Resistance<br>(@+25°C, RVDC) | 100,000M $\Omega$ min, or 1,000M $\Omega$ per $\mu$ F min.,whichever is less |

#### **HOW TO ORDER**

| LD18                                                             | Z                                                                         |                                             | 105                                                               | M                                                     | A                       | B                                      | 2                                                                   | <u>A</u> *                                                                                                             |
|------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------|-------------------------|----------------------------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| Size<br>LD15 = 0204<br>LD16 = 0306<br>LD17 = 0508<br>LD18 = 0612 | Voltage<br>4 = 4V<br>6 = 6.3V<br>Z = 10V<br>Y = 16V<br>3 = 25V<br>5 = 50V | Dielectric<br>C = X7R<br>D = X5R<br>W = X6S | Capacitance<br>Code (In pF)<br>2 Sig. Digits +<br>Number of Zeros | I<br>Capacitance<br>Tolerance<br>K = ±10%<br>M = ±20% | Failure Rate<br>A = N/A | <b>Terminations</b><br>B = 5% min lead | <b>Packaging</b><br><u>Available</u><br>2 = 7" Reel<br>4 = 13" Reel | Thickness   Thickness   Thickness   mm (in)   0.35 (0.014)   0.56 (0.022)   0.61 (0.024)   0.76 (0.030)   1.02 (0.040) |

NOTE: Contact factory for availability of Termination and Tolerance Options for Specific Part Numbers.

## **TYPICAL IMPEDANCE CHARACTERISTICS**





## Low Inductance Capacitors (SnPb)



0612/0508/0306/0204 Tin Lead Termination "B"

## PREFERRED SIZES ARE SHADED



### PHYSICAL DIMENSIONS AND **PAD LAYOUT**



#### PHYSICAL CHIP DIMENSIONS mm (in)

|      | L               | W               | t               |
|------|-----------------|-----------------|-----------------|
| 0612 | 1.60 ± 0.25     | 3.20 ± 0.25     | 0.13 min.       |
|      | (0.063 ± 0.010) | (0.126 ± 0.010) | (0.005 min.)    |
| 0508 | 1.27 ± 0.25     | 2.00 ± 0.25     | 0.13 min.       |
|      | (0.050 ± 0.010) | (0.080 ± 0.010) | (0.005 min.)    |
| 0306 | 0.81 ± 0.15     | 1.60 ± 0.15     | 0.13 min.       |
|      | (0.032 ± 0.006) | (0.063 ± 0.006) | (0.005 min.)    |
| 0204 | 0.50 ± 0.05     | 1.00 ± 0.05     | 0.18 ± 0.08     |
|      | (0.020 ± 0.002) | (0.040 ± 0.002) | (0.007 ± 0.003) |

T - See Range Chart for Thickness and Codes

#### PAD LAYOUT DIMENSIONS mm (in)

|      | А            | В            | С            |
|------|--------------|--------------|--------------|
| 0612 | 0.76 (0.030) | 3.05 (0.120) | .635 (0.025) |
| 0508 | 0.51 (0.020) | 2.03 (0.080) | 0.51 (0.020) |
| 0306 | 0.31 (0.012) | 1.52 (0.060) | 0.51 (0.020) |
| 0204 |              |              |              |



mm (in.) LD16 - 0306 Code Thickness 0.61 (0.024) S v

Α

mm (in.)

Α

LD15 - 0204

Code Thickness

0.35 (0.014)

mm (in.) LD17 - 0508 Code Thickness 0.56 (0.022) 0.76 (0.030) 1.02 (0.040)

LD18 - 0612 Code Thickness s 0.56 (0.022) v 0.76 (0.030) W 1.02 (0.040)

1.27 (0.050)

Α

mm (in.)