# 阅读申明

- 1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任何异议请及时告之,我们将妥善解决。
- 2.本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。
- 3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。
- 4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

- 1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.
- 2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.
- 3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.
- 4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets" .



#### **Features and Benefits**

- Two matched Hall effect switches on a single substrate
- Hall element spacing approximately 1 mm
- Superior temperature stability
- 3.3 to 18 V operation
- Integrated ESD diode from OUTPUT and VCC pins to GND
- High-sensitivity switchpoints
- Robust structure for EMC protection
- Solid-state reliability

# Package: 8 pin SOIC (suffix L), and 4 pin SIP (suffix K)



Not to scale

#### Description

The A3425 is a dual—output-channel, bipolar switch with each channel comprising a separate complete Hall-effect circuit with dedicated Hall element and separate digital output for speed and direction signal processing capability. The independent Hall elements (E1 integrated with OUTPUTA, and E2 integrated with OUTPUTB) are photolithographically aligned to better than 1  $\mu$ m. Maintaining this accurate mechanical location between the two active Hall elements eliminates the major manufacturing hurdle encountered in fine-pitch detection applications. The A3425 is a highly sensitive, temperature-stable magnetic device, which is ideal for use in ring magnet-based speed and direction sensing systems used in harsh automotive and industrial environments.

The A3425 contains two independent Hall effect switches, and has a monolithic IC that accurately locates the two Hall elements, E1 and E2, approximately 1 mm apart. The digital outputs are 90° out of phase so that the outputs are in quadrature, with the proper ring magnet design. This allows for easy processing of speed and direction signals. Extremely low-drift amplifiers guarantee symmetry between the switches to maintain signal

Continued on the next page...

#### **Typical Application**



Using unregulated supply

### A3425

# Ultra-Sensitive Dual-Channel Quadrature Hall-Effect Bipolar Switch

#### **Description (continued)**

quadrature. The patented chopper stabilization technique cancels offsets in each channel, and provides stable operation over the operating temperature and voltage ranges. An on-chip regulator allows the use of this device over a wide operating voltage range. Post-assembly factory programming provides sensitive switchpoints that are symmetrical between the two switches.

The A3425 is available in a plastic 8-pin SOIC surface mount package (L) and a plastic 4-pin SIP (K), both in two operating temperature ranges. Each package is available in a lead (Pb) free version with 100% matte tin plated leadframe.

#### **Selection Guide**

| Part Number              | Packing <sup>1</sup>          | Mounting                 | Ambient, T <sub>A</sub> |  |
|--------------------------|-------------------------------|--------------------------|-------------------------|--|
| A3425EK-T                | Bulk, 500 pieces/bag          | 4-pin SIP through hole   | –40°C to 85°C           |  |
| A3425ELTR-T <sup>2</sup> | 13-in. reel, 3000 pieces/reel | 8-pin SOIC surface mount | -40 C 10 65 C           |  |
| A3425LK-T                | Bulk, 98 pieces/bag           | 4-pin SIP through hole   | 4000 to 45000           |  |
| A3425LLTR-T              | 13-in. reel, 3000 pieces/reel | 8-pin SOIC surface mount | –40°C to 150°C          |  |

<sup>&</sup>lt;sup>1</sup>Contact Allegro for additional packing options.



#### **Absolute Maximum Ratings**

| Characteristic                | Symbol                    | Notes   | Rating             | Units |
|-------------------------------|---------------------------|---------|--------------------|-------|
| Supply Voltage                | V <sub>CC</sub>           |         | 26.5               | V     |
| Reverse Battery Voltage       | V <sub>RCC</sub>          |         | -16                | V     |
| Output Off Voltage            | V <sub>OUTPUT</sub>       |         | V <sub>CC</sub>    | V     |
| Output Sink Current           | I <sub>OUTPUT(Sink)</sub> |         | Internally Limited | _     |
| Magnetic Flux Density         | В                         |         | Unlimited          | _     |
| Operating Ambient Temperature | _                         | Range E | -40 to 85          | °C    |
|                               | T <sub>A</sub>            | Range L | -40 to 150         | °C    |
| Maximum Junction Temperature  | T <sub>J</sub> (max)      |         | 165                | °C    |
| Storage Temperature           | T <sub>stg</sub>          |         | -65 to 170         | °C    |



<sup>&</sup>lt;sup>2</sup>Variant is in production but has been determined to be NOT FOR NEW DESIGN. This classification indicates that sale of the variant is currently restricted to existing customer applications. The variant should not be purchased for new design applications because obsolescence in the near future is probable. Samples are no longer available. Status change: May 4, 2009.

### Functional Block Diagram



Package K



Package L

#### **Terminal List Table**

| Pin Number |           | Nama    | Function                                           |  |  |
|------------|-----------|---------|----------------------------------------------------|--|--|
| Package K  | Package L | Name    | Function                                           |  |  |
| 1          | 1         | VCC     | Connects power supply to on-chip voltage regulator |  |  |
| 2          | 2         | OUTPUTA | Output from E1 via first Schmitt circuit           |  |  |
| 3          | 3         | OUTPUTB | Output from E2 via second Schmitt circuit          |  |  |
| 4          | 4         | GND     | Terminal for ground connection                     |  |  |
| _          | 5-8       | NC      | No connection                                      |  |  |



### A3425

# Ultra-Sensitive Dual-Channel Quadrature Hall-Effect Bipolar Switch

# OPERATING CHARACTERISTICS Valid over operating temperature ranges unless otherwise noted; typical data applies to $V_{CC}$ = 12 V, and $T_A$ = 25°C

| Characteristic                               | Symbol                     | Test Conditions                                                                      | Min. | Тур. | Max | Units |
|----------------------------------------------|----------------------------|--------------------------------------------------------------------------------------|------|------|-----|-------|
| ELECTRICAL CHARACTERISTICS                   |                            |                                                                                      |      |      |     |       |
| Supply Voltage <sup>1</sup>                  | V <sub>CC</sub>            | Operating; T <sub>A</sub> ≤ 150°C                                                    | 3.3  | _    | 18  | V     |
| Output Leakage Current                       | I <sub>OUTPUT(OFF)</sub>   | Either output                                                                        | _    | < 1  | 10  | μA    |
| Output Rise Time                             | t <sub>r</sub>             | $C_{LOAD}$ = 20 pF, $R_{LOAD}$ = 820 $\Omega$                                        | _    | 1.8  | _   | μs    |
| Output Fall Time                             | t <sub>f</sub>             | $C_{LOAD}$ = 20 pF, $R_{LOAD}$ = 820 $\Omega$                                        | -    | 1.2  | _   | μs    |
| Supply Current                               | I <sub>CC(OFF)</sub>       | $B < B_{RP(A)}, B < B_{RP(B)}$                                                       | -    | 3.5  | 6.0 | mA    |
|                                              | I <sub>CC(ON)</sub>        | $B > B_{OP(A)}, B > B_{OP(B)}$                                                       | _    | 4.0  | 6.0 | mA    |
| Low Output Voltage                           | V <sub>OUTPUT(ON)</sub>    | Both outputs; $I_{OUTPUT(SINK)} = 20 \text{ mA}$ ; $B > B_{OP(A)}$ , $B > B_{OP(B)}$ | _    | 160  | 500 | mV    |
| Output Sink Current                          | I <sub>OUTPUT(SINK)</sub>  |                                                                                      | -    | _    | 20  | mA    |
| Output Sink Current, Continuous <sup>2</sup> | I <sub>OUTPUT(SINK)C</sub> | $T_J < T_{J(max)}$ , $V_{OUTPUT} = 12 V$                                             | -    | _    | 70  | mA    |
| Output Sink Current, Peak <sup>3</sup>       | I <sub>OUTPUT(SINK)P</sub> | t < 3 seconds                                                                        | -    | _    | 220 | mA    |
| Chopping Frequency                           | f <sub>C</sub>             |                                                                                      | _    | 340  | _   | kHz   |
| TRANSIENT PROTECTION CHARA                   | CTERISTICS                 |                                                                                      |      |      |     |       |
| Supply Zener Voltage                         | V <sub>Z</sub>             | I <sub>CC</sub> = 15 mA                                                              | 28   | 33   | 37  | V     |
| Supply Zener Current <sup>4</sup>            | I <sub>Z</sub>             | V <sub>S</sub> = 28 V                                                                | -    | _    | 9.0 | mA    |
| Reverse-Battery Current                      | I <sub>RCC</sub>           | $V_{RCC} = -18 \text{ V}, T_J < T_{J(max)}$                                          | -    | 2    | 15  | mA    |

Continued on the next page...



### A3425

### Ultra-Sensitive Dual-Channel Quadrature Hall-Effect Bipolar Switch

OPERATING CHARACTERISTICS (continued) Valid over operating temperature ranges unless otherwise noted; typical data applies to  $V_{CC} = 12 \text{ V}$ , and  $T_A = 25^{\circ}\text{C}$ 

| Characteristic                                                                                   | Symbol                                    | Test Conditions | Min. | Тур.       | Max | Units |  |
|--------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------|------|------------|-----|-------|--|
| MAGNETIC CHARACTERISTICS, K Package <sup>5</sup>                                                 |                                           |                 |      |            |     |       |  |
| Operate Point: B > B <sub>OP</sub>                                                               | $B_{OP(A)}, B_{OP(B)}$                    |                 | _    | 7          | 35  | G     |  |
| Release Point: B < B <sub>RP</sub>                                                               | B <sub>RP(A)</sub> , B <sub>RP(B)</sub>   |                 | -35  | <b>-</b> 7 | _   | G     |  |
| Hysteresis: $B_{OP(A)} - B_{RP(A)}$ , $B_{OP(B)} - B_{RP(B)}$                                    | B <sub>HYS(A)</sub> , B <sub>HYS(B)</sub> |                 | 5    | 16         | 40  | G     |  |
| Symmetry: Channel A, Channel B,<br>$B_{OP(A)} + B_{RP(A)}, B_{OP(B)} + B_{RP(B)}$                | SYM <sub>A</sub> , SYM <sub>B</sub>       |                 | -40  | ı          | 40  | G     |  |
| Operate Symmetry: B <sub>OP(A)</sub> – B <sub>OP(B)</sub>                                        | SYM <sub>AB(OP)</sub>                     |                 | -30  | _          | 30  | G     |  |
| Release Symmetry: B <sub>RP(A)</sub> – B <sub>RP(B)</sub>                                        | SYM <sub>AB(RP)</sub>                     |                 | -30  | _          | 30  | G     |  |
| MAGNETIC CHARACTERISTICS, L                                                                      | . Package <sup>5</sup>                    |                 |      |            |     |       |  |
| Operate Point: B > B <sub>OP</sub>                                                               | $B_{OP(A)}, B_{OP(B)}$                    |                 | _    | 7          | 30  | G     |  |
| Release Point: B < B <sub>RP</sub>                                                               | B <sub>RP(A)</sub> , B <sub>RP(B)</sub>   |                 | -30  | <b>-</b> 7 | _   | G     |  |
| Hysteresis: B <sub>OP(A)</sub> – B <sub>RP(A)</sub> ,<br>B <sub>OP(B)</sub> – B <sub>RP(B)</sub> | B <sub>HYS(A)</sub> , B <sub>HYS(B)</sub> |                 | 5    | 14         | 35  | G     |  |
| Symmetry: Channel A, Channel B,<br>$B_{OP(A)} + B_{RP(A)}, B_{OP(B)} + B_{RP(B)}$                | SYM <sub>A</sub> , SYM <sub>B</sub>       |                 | -35  | -          | 35  | G     |  |
| Operate Symmetry: B <sub>OP(A)</sub> – B <sub>OP(B)</sub>                                        | SYM <sub>AB(OP)</sub>                     |                 | -25  | _          | 25  | G     |  |
| Release Symmetry: B <sub>RP(A)</sub> – B <sub>RP(B)</sub>                                        | SYM <sub>AB(RP)</sub>                     |                 | -25  | _          | 25  | G     |  |

When operating at maximum voltage, never exceed maximum junction temperature, T<sub>J(max)</sub>. Refer to power derating curve charts.

#### **EMC**

Contact Allegro MicroSystems for EMC performance.



<sup>&</sup>lt;sup>2</sup> Device will survive the current level specified, but operation within magnetic specification cannot be guaranteed.

<sup>&</sup>lt;sup>3</sup> Short circuit of the output to VCC is protected for the time duration specified.

 $<sup>^4</sup>$  Maximum specification limit is equivalent to  $\rm I_{\rm CC(max)}$  + 3 mA.

<sup>&</sup>lt;sup>5</sup> Magnetic flux density, B, is indicated as a negative value for north-polarity magnetic fields, and as a positive value for south-polarity magnetic fields. This so-called algebraic convention supports arithmetic comparison of north and south polarity values, where the relative strength of the field is indicated by the absolute value of B, and the sign indicates the polarity of the field (for example, a –100 G field and a 100 G field have equivalent strength, but opposite polarity).

THERMAL CHARACTERISTICS may require derating at maximum conditions, see application information

| Characteristic             | Symbol         | Test Conditions*                                                |     | Units |
|----------------------------|----------------|-----------------------------------------------------------------|-----|-------|
| Package Thermal Resistance | $R_{	heta JA}$ | Package K, 1-layer PCB with copper limited to solder pads       | 177 | °C/W  |
|                            |                | Package L-8 pin, 1-layer PCB with copper limited to solder pads | 140 | °C/W  |
|                            |                | Package L-8 pin, 4-layer PCB based on JEDEC standard            | 80  | °C/W  |

<sup>\*</sup>Additional thermal data available on the Allegro Web site.

#### **Power Derating Curve**



#### **Power Dissipation versus Temperature**





### **Functional Description**

#### **Chopper-Stabilized Technique**

When using Hall effect technology, a limiting factor for switchpoint accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall device. This makes it difficult to process the signal and maintain an accurate, reliable output over the specified temperature and voltage range.

Chopper stabilization is a unique approach used to minimize Hall offset on the chip. The patented Allegro technique, dynamic quadrature offset cancellation, removes key sources of the output drift induced by thermal and mechanical stress. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetically induced signal in the frequency domain through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetically-induced signal to recover its original spectrum at the baseband level, while the dc offset becomes a high-frequency signal. Then, using a low-pass filter, the signal passes while the modulated dc offset is suppressed.

The chopper stabilization technique uses a 170 kHz high-frequency clock. The Hall element chopping

occurs on each clock edge, resulting in a 340 kHz chop frequency. This high-frequency operation allows for a greater sampling rate, which produces higher accuracy and faster signal processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stress. The disadvantage to this approach is that jitter, also known as 360° repeatability. can be induced on the output signal. The sample-andhold process, used by the demodulator to store and recover the signal, can slightly degrade the signalto-noise ratio. This is because the process generates replicas of the noise spectrum at the baseband, causing a decrease in jitter performance. However, the improvement in switchpoint performance, resulting from the reduction of the effects of thermal and mechanical stress, outweighs the degradation in the signal-to-noise ratio.

This technique produces devices that have an extremely stable quiescent Hall element output voltage, are immune to thermal stress, and have precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset and lownoise amplifiers in combination with high-density logic integration and sample-and-hold circuits. This process is illustrated in the following diagram.



Chopper stabilization circuit (dynamic quadrature offset cancellation)



### **Typical Applications Operation**



Output voltage in relation to magnetic flux density received. Output on each channel independently follows the same pattern of transition through  $\mathsf{B}_{\mathsf{OP}}$  followed by transition through  $\mathsf{B}_{\mathsf{RP}}$ .



Quadrature output signal configuration. The outputs of the two output channels have a phase difference of 90° when used with a properly designed magnet that has an optimal pole pitch of twice the Hall element spacing of 1.0 mm.



### **Typical Applications Circuits**

This device requires minimal protection circuitry during operation with a low-voltage regulated line. The on-chip voltage regulator provides immunity to power supply variations between 3.3 and 18 V. Because the device has open-drain outputs, pull-up resistors must be included.

If protection against coupled and injected noise is required, then a simple low-pass filter on the supply (RC) and a filtering capacitor on each of the outputs may also be needed, as shown in the unregulated supply diagram.

For applications in which the device receives its power from unregulated sources, such as a car battery, full protection is generally required to protect the device against supply-side transients. Specifications for such transients vary for each application, so the design of the protection circuit should be optimized for each application.

For example, the circuit shown in the unregulated supply diagram includes a Zener diode that offers high voltage load-dump protection and noise filtering by means of a series resistor and capacitor. In addition, it includes a series diode that protects against high-voltage reverse battery conditions.



Regulated supply



Unregulated supply



#### **Typical Thermal Performance**

The device must be operated below the maximum junction temperature of the device,  $T_{J(max)}$ . Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating  $T_J$ . (Thermal data is also available on the Allegro MicroSystems Web site.)

The Package Thermal Resistance,  $R_{\theta JA}$ , is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity, K, of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case,  $R_{\theta JC}$ , is relatively small component of  $R_{\theta JA}$ . Ambient air temperature,  $T_A$ , and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation,  $P_D$ ), can be estimated. The following formulas represent the fundamental relationships used to estimate  $T_J$ , at  $P_D$ .

$$P_D = V_{IN} \times I_{IN} \tag{1}$$

$$\Delta T = P_D \times R_{\Theta I \Delta}$$
 (2)

$$T_{J} = T_{A} + \Delta T \tag{3}$$

For example, given common conditions such as:  $T_A$ = 25°C,  $V_{CC}$ = 12 V,  $I_{CC}$ = 4 mA, and  $R_{\theta JA}$ = 140 °C/W, then:

$$P_D = V_{CC} \times I_{CC} = 12 \text{ V} \times 4 \text{ mA} = 48 \text{ mW}$$

$$\Delta T = P_D \times R_{OIA} = 48 \text{ mW} \times 140 \text{ °C/W} = 7 \text{°C}$$

$$T_{I} = T_{\Delta} + \Delta T = 25^{\circ}C + 7^{\circ}C = 32^{\circ}C$$

A worst-case estimate,  $P_{D(max)}$ , represents the maximum allowable power level ( $V_{CC(max)}$ ,  $I_{CC(max)}$ ), without exceeding  $T_{J(max)}$ , at a selected  $R_{\theta JA}$  and  $T_A$ .

Example: Reliability for  $V_{CC}$  at  $T_A$ =150°C, package L, using minimum-K PCB

Observe the worst-case ratings for the device, specifically:  $R_{\theta JA} = 140 \,^{\circ}\text{C/W}$ ,  $T_{J(max)} = 165 \,^{\circ}\text{C}$ ,  $V_{CC(max)} = 18 \,\text{V}$ , and  $I_{CC(max)} = 6 \,\text{mA}$ .

Calculate the maximum allowable power level,  $P_{D(max)}$ . First, invert equation 3:

$$\Delta T_{\text{max}} = T_{\text{J(max)}} - T_{\text{A}} = 165 \,^{\circ}\text{C} - 150 \,^{\circ}\text{C} = 15 \,^{\circ}\text{C}$$

This provides the allowable increase to  $T_J$  resulting from internal power dissipation. Then, invert equation 2:

$$P_{D(max)} = \Delta T_{max} \div R_{\theta IA} = 15^{\circ}C \div 140^{\circ}C/W = 107 \text{ mW}$$

Finally, invert equation 1 with respect to voltage:

$$V_{CC(est)} = P_{D(max)} \div I_{CC(max)} = 107 \text{ mW} \div 6 \text{ mA} = 18 \text{ V}$$

The result indicates that, at  $T_A$ , the application and device can dissipate adequate amounts of heat at voltages  $\leq V_{CC(est)}$ .

Compare  $V_{CC(est)}$  to  $V_{CC(max)}$ . If  $V_{CC(est)} \leq V_{CC(max)}$ , then reliable operation between  $V_{CC(est)}$  and  $V_{CC(max)}$  requires enhanced  $R_{\theta JA}$ . If  $V_{CC(est)} \geq V_{CC(max)}$ , then operation between  $V_{CC(est)}$  and  $V_{CC(max)}$  is reliable under these conditions.



#### Electrical Operating Characteristics, Package L











#### Magnetic Operating Characteristics, Package L













Additional magnetic characteristics on next page



Magnetic Operating Characteristics, Package L (continued)









Additional magnetic characteristics on next page



Magnetic Operating Characteristics, Package L (continued)









#### Electrical Operating Characteristics, Package K













#### Magnetic Operating Characteristics, Package K













Additional magnetic characteristics on next page



Magnetic Operating Characteristics, Package K (continued)









Additional magnetic characteristics on next page



#### Magnetic Operating Characteristics, Package K (continued)









#### Package K, 4-pin SIP



#### Package L, 8-pin SOIC



Copyright ©2005-2009, Allegro MicroSystems, Inc.

The products described herein are manufactured under one or more of the following U.S. patents: 5,045,920; 5,264,783; 5,442,283; 5,389,889; 5,581,179; 5,517,112; 5,619,137; 5,621,319; 5,650,719; 5,686,894; 5,694,038; 5,729,130; 5,917,320; and other patents pending.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

> For the latest version of this document, visit our website: www.allegromicro.com

