

1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任 何异议请及时告之,我们将妥善解决。

本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。

3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。

4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.

2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.

3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.

4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".

### DATA SHEET

### **GENERAL DESCRIPTION**

The 874002 is a high performance Differential-to-LVDS Jitter Attenuator designed for use in PCI Express systems. In some PCI Express systems, such as those found in desktop PCs, the PCI Express clocks are generated from a low bandwidth, high phase noise PLL frequency synthesizer. In these systems, a jitter attenuator may be required to attenuate high frequency random and deterministic jitter components from the PLL synthesizer and from the system board. The 874002 has 3 PLL bandwidth modes: 200kHz, 400kHz, and 800kHz. The 200kHz mode will provide maximum jitter attenuation, but with higher PLL tracking skew and spread spectrum modulation from the motherboard synthesizer may be attenuated. The 400kHz provides an intermediate bandwidth that can easily track triangular spread profiles, while providing good jitter attenuation. The 800kHz bandwidth provides the best tracking skew and will pass most spread profiles, but the jitter attenuation will not be as good as the lower bandwidth modes. Because some 2.5Gb serdes have x20 multipliers while others have than x25 multipliers, the 874002 can be set for 1:1 mode or 5/4 multiplication mode (i.e. 100MHz input/125MHz output) using the F SEL pin.

The 874002 uses IDT's 3<sup>rd</sup> Generation FemtoClock<sup>™</sup> PLL technology to achieve the lowest possible phase noise. The device is packaged in a 20 Lead TSSOP package, making it ideal for use in space constrained applications such as PCI Express add-in cards.

### **F**EATURES

- Two differential LVDS output pair
- One differential clock input
- CLK and nCLK supports the following input types: LVPECL, LVDS, LVHSTL, SSTL, HCSL
- Output frequency range: 98MHz 160MHz
- Input frequency range: 98MHz 128MHz
- VCO range: 490MHz 640MHz
- Cycle-to-cycle jitter: 35ps (maximum)
- 3.3V operating supply
- Three bandwidth modes allow the system designer to make jitter attenuation/tracking skew design trade-offs
- 0°C to 70°C ambient operating temperature
- Available in lead-free (RoHS 6) package

#### PLL BANDWIDTH (TYPICAL)

BW SEL 0 = PLL Bandwidth: 200kHz Float = PLL Bandwidth: 400kHz (Default)

1 = PLL Bandwidth: 800kHz

### **BLOCK DIAGRAM**



**PIN ASSIGNMENT** 

#### TABLE 1. PIN DESCRIPTIONS

| Number  | Name               | Ту     | ре                  | Description                                                                                                                                                                                                                                                                         |
|---------|--------------------|--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 20   | nQA0, QA0          | Output |                     | Differential output pair. LVDS interface levels.                                                                                                                                                                                                                                    |
| 2, 19   | V                  | Power  |                     | Output supply pins.                                                                                                                                                                                                                                                                 |
| 3,<br>4 | FB_OUT,<br>nFB_OUT | Output |                     | Differential feedback output pair. LVDS interface levels.                                                                                                                                                                                                                           |
| 5       | MR                 | Input  | Pulldown            | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs (Qx, FB_OUT) to go low and the inverted outputs (nQx, nFB_OUT) to go high. When logic LOW, the internal dividers and the outputs are enabled.<br>LVCMOS/LVTTL interface levels. |
| 6       | BW_SEL             | Input  | Pullup/<br>Pulldown | PLL Bandwidth select input. 0 = 200kHz, Float = 400kHz, 1 = 800kHz.<br>See Table 3B.                                                                                                                                                                                                |
| 7       | nc                 | Unused |                     | No connect.                                                                                                                                                                                                                                                                         |
| 8       | V <sub>DDA</sub>   | Power  |                     | Analog supply pin.                                                                                                                                                                                                                                                                  |
| 9       | F_SEL              | Input  | Pulldown            | Frequency select pin. LVCMOS/LVTTL interface levels. See Table 3C.                                                                                                                                                                                                                  |
| 10      | V                  | Power  |                     | Core supply pin.                                                                                                                                                                                                                                                                    |
| 11      | OE                 | Input  | Pullup              | Output enable pin. When HIGH, the outputs are active. When LOW, the outputs are in a high impedance state. LVCMOS/LVTTL interface levels. See Table 3A.                                                                                                                             |
| 12      | CLK                | Input  | Pulldown            | Non-inverting differential clock input.                                                                                                                                                                                                                                             |
| 13      | nCLK               | Input  | Pullup              | Inverting differential clock input.                                                                                                                                                                                                                                                 |
| 14      | GND                | Power  |                     | Power supply ground.                                                                                                                                                                                                                                                                |
| 15      | FB_IN              | Input  | Pulldown            | Non-inverting differential feedback input.                                                                                                                                                                                                                                          |
| 16      | nFB_IN             | Input  | Pullup              | Inverting differential feedback input.                                                                                                                                                                                                                                              |
| 17, 18  | nQA1, QA1          | Output |                     | Differential output pair. LVDS interface levels.                                                                                                                                                                                                                                    |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### TABLE 2. PIN CHARACTERISTICS

| Symbol | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|--------|-------------------------|-----------------|---------|---------|---------|-------|
| C      | Input Capacitance       |                 |         | 4       |         | pF    |
| R      | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
|        | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

#### TABLE 3A. OUTPUT ENABLE FUNCTION TABLE

| Input |          | Outputs        |
|-------|----------|----------------|
| OE    | QAx/nQAx | FB_OUT/nFB_OUT |
| 0     | HiZ      | Enabled        |
| 1     | Enabled  | Enabled        |

#### TABLE 3C. FREQUENCY SELECT FUNCTION TABLE

| Input       | Out              | puts           |
|-------------|------------------|----------------|
| F_SEL       | QA[0:1]/nQA[0:1] | FB_OUT/nFB_OUT |
| 0 (default) | ÷5               | ÷5             |
| 1           | ÷4               | ÷5             |

#### TABLE 3B. PLL BANDWIDTH/PLL BYPASS CONTROL

| Input  | PLL Bandwidth |
|--------|---------------|
| BW_SEL | (Typical)     |
| 0      | 200kHz        |
| 1      | 800kHz        |
| Float  | 400kHz        |

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage, $V_{_{DD}}$                                                                                            | 4.6V                         |
|------------------------------------------------------------------------------------------------------------------------|------------------------------|
| Inputs, V                                                                                                              | -0.5V to V_{_{DD}}+ 0.5 V    |
| Outputs, $V_{o}$                                                                                                       | -0.5V to $V_{_{DDO}}$ + 0.5V |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ | 73.2°C/W (0 lfpm)            |
| Storage Temperature, $T_{\rm stg}$                                                                                     | -65°C to 150°C               |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

#### TABLE 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

| Symbol | Parameter             | Test Conditions | Minimum                | Typical | Maximum | Units |
|--------|-----------------------|-----------------|------------------------|---------|---------|-------|
| V      | Core Supply Voltage   |                 | 3.135                  | 3.3     | 3.465   | V     |
| V      | Analog Supply Voltage |                 | V <sub>DD</sub> - 0.12 | 3.3     | 3.465   | V     |
| V      | Output Supply Voltage |                 | 3.135                  | 3.3     | 3.465   | V     |
|        | Power Supply Current  |                 |                        |         | 80      | mA    |
|        | Analog Supply Current |                 |                        |         | 12      | mA    |
|        | Output Supply Current |                 |                        |         | 110     | mA    |

#### **TABLE 4B. LVCMOS/LVTTL DC CHARACTERISTICS,** $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

| Symbol          | Parameter          |                      | Test Conditions                                      | Minimum                  | Typical | Maximum               | Units |
|-----------------|--------------------|----------------------|------------------------------------------------------|--------------------------|---------|-----------------------|-------|
| V               | Input High Voltage | F_SEL, OE, MR        |                                                      | 2                        |         | V <sub>DD</sub> + 0.3 | V     |
| V               | Input High Voltage | BW_SEL               |                                                      | V <sub>DD</sub> - 0.4    |         |                       | V     |
| V               | Input Low Voltage  | F_SEL, OE, MR        |                                                      | -0.3                     |         | 0.8                   | V     |
| V               | Input Low Voltage  | BW_SEL               |                                                      |                          |         | V <sub>DD</sub> + 0.4 | V     |
| V               | Input Mid Voltage  | BW_SEL               |                                                      | V <sub>DD</sub> /2 - 0.1 |         | V_/2 +0.1             | V     |
|                 |                    | OE                   | $V_{DD} = V_{N} = 3.465V$                            |                          |         | 5                     | μA    |
| I <sub>IH</sub> | Input High Current | BW_SEL,<br>F_SEL, MR | $V_{_{DD}} = V_{_{IN}} = 3.465V$                     |                          |         | 150                   | μA    |
|                 |                    | OE, BW_SEL           | $V_{_{DD}} = 3.465 \text{V}, V_{_{IN}} = 0 \text{V}$ | -150                     |         |                       | μA    |
| I <sub>L</sub>  | Input Low Current  | F_SEL, MR            | $V_{_{DD}} = 3.465 \text{V}, V_{_{IN}} = 0 \text{V}$ | -5                       |         |                       | μA    |

#### TABLE 4C. DIFFERENTIAL DC CHARACTERISTICS, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

| Symbol | Parameter          |                       | Test Conditions           | Minimum   | Typical | Maximum                | Units |
|--------|--------------------|-----------------------|---------------------------|-----------|---------|------------------------|-------|
|        | Input High Current | CLK, FB_IN            | $V_{DD} = V_{N} = 3.465V$ |           |         | 150                    | μA    |
| Чн     |                    | nCLK, nFB_IN          | $V_{DD} = V_{N} = 3.465V$ | 5         |         |                        | μA    |
| 1      | Input Low Current  | CLK, FB_IN            | $V_{DD} = V_{N} = 3.465V$ |           |         | 150                    | μA    |
| 1      | Input Low Current  | nCLK, nFB_IN          | $V_{DD} = V_{N} = 3.465V$ | -150      |         |                        | μA    |
| V      | Peak-to-Peak Input | Voltage               |                           | 0.15      |         | 1.3                    | V     |
| V      | Common Mode Inp    | ut Voltage; NOTE 1, 2 |                           | GND + 0.5 |         | V <sub>DD</sub> - 0.85 | V     |

NOTE 1: Common mode voltage is defined as V ... NOTE 2: For single ended applications, the maximum input voltage for CLK, nCLK and FB\_IN, nFB\_IN is V \_ D + 0.3V.

| Symbol          | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>od</sub> | Differential Output Voltage      |                 | 250     | 370     | 485     | mV    |
| $\Delta V_{od}$ | $V_{_{\rm OD}}$ Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>os</sub> | Offset Voltage                   |                 | 1.0     | 1.30    | 1.60    | V     |
| $\Delta V_{os}$ | V <sub>os</sub> Magnitude Change |                 |         |         | 50      | mV    |

#### TABLE 4D. LVDS DC Characteristics, $V_{dd} = V_{dda} = V_{dda} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

TABLE 5. AC Characteristics,  $V_{dd} = V_{dda} = V_{ddo} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

| Symbol                          | Parameter                     | Test Conditions | Minimum | Typical | Maximum | Units |
|---------------------------------|-------------------------------|-----------------|---------|---------|---------|-------|
| f <sub>_MAX</sub>               | Output Frequency              |                 | 98      |         | 160     | MHz   |
| <i>t</i> jit(cc)                | Cycle-to-Cycle Jitter; NOTE 1 |                 |         |         | 35      | ps    |
| tsk(o)                          | Output Skew; NOTE 2, 3        |                 |         |         | 40      | ps    |
| tsk(Ø)                          | Static Phase Offset; NOTE 4   |                 | -150    | -20     | 110     | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time         | 20% to 80%      | 300     |         | 700     | ps    |
| odc                             | Output Duty Cycle             |                 | 48      |         | 52      | %     |

NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the output differential cross points.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 4: Defined as the time difference between the input reference clock and the average feedback input signal when the PLL is locked and the input reference frequency is stable.

### **PARAMETER MEASUREMENT INFORMATION**





### **APPLICATION** INFORMATION

#### **Power Supply Filtering Techniques**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The 874002 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{DD}$ ,  $V_{DDA}$ , and  $V_{DDO}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. *Figure 1* illustrates how a  $10\Omega$  resistor along with a  $10\mu$ F and a  $.01\mu$ F bypass capacitor should be connected to each  $V_{DDA}$  pin.



FIGURE 1. POWER SUPPLY FILTERING

#### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS

*Figure 2* shows how the differential input can be wired to accept single ended levels. The reference voltage  $V\_REF = V_{D0}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible

to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{DD} = 3.3V$ , V\_REF should be 1.25V and R2/R1 = 0.609.



FIGURE 2. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT

#### DIFFERENTIAL CLOCK INPUT INTERFACE

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both  $V_{\text{SWING}}$  and  $V_{\text{OH}}$  must meet the  $V_{\text{PP}}$  and  $V_{\text{CMR}}$  input requirements. Figures 3A to 3D show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only.



FIGURE 3A. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY IDT HIPERCLOCKS LVHSTL DRIVER



FIGURE 3C. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER

Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 3A*, the input termination applies for IDT HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



FIGURE 3B. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER



GURE 3D. HIPERCLOCKS CLN/NCLK INPUT DRIVEN

#### **RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS**

#### INPUTS:

#### LVCMOS CONTROL PINS:

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### **O**UTPUTS:

#### LVDS

All unused LVDS output pairs can be either left floating or terminated with 100 $\Omega$  across. If they are left floating, there should be no trace attached.

#### **3.3V LVDS DRIVER TERMINATION**

A general LVDS interface is shown in *Figure 4.* In a  $100\Omega$  differential transmission line environment, LVDS drivers require a matched load termination of  $100\Omega$  across near

the receiver input. For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs.



FIGURE 4. TYPICAL LVDS DRIVER TERMINATION

### **Power Considerations**

This section provides information on power dissipation and junction temperature for the 874002. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 874002 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{no} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

- Power (core)<sub>MAX</sub> = V<sub>DD\_MAX</sub> \* (I<sub>DD\_MAX</sub> + I<sub>DDA\_MAX</sub>) = 3.465V \* (80mA + 12mA) = **318.78mW**
- Power (outputs)<sub>MAX</sub> =  $V_{DOD,MAX} * I_{DOD,MAX} = 3.465V * 110mA = 381.15mW$

Total Power = 318.78mW + 381.15mW = 699.93mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS<sup>™</sup> devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 66.6°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:  $70^{\circ}C + 0.700W * 66.6^{\circ}C/W = 116.6^{\circ}C$ . This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

#### TABLE 6. THERMAL RESISTANCE $\theta_{\text{JA}}$ for 20-Lead TSSOP, Forced Convection

|                                              | 0         | 200      | 500      |
|----------------------------------------------|-----------|----------|----------|
| Single-Layer PCB, JEDEC Standard Test Boards | 114.5°C/W | 98.0°C/W | 88.0°C/W |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 73.2°C/W  | 66.6°C/W | 63.5°C/W |

### **R**ELIABILITY INFORMATION

## TABLE 7. $\theta_{A}$ vs. Air Flow Table for 20 Lead TSSOP

|                                              | 0         | 200      | 500      |
|----------------------------------------------|-----------|----------|----------|
| Single-Layer PCB, JEDEC Standard Test Boards | 114.5°C/W | 98.0°C/W | 88.0°C/W |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 73.2°C/W  | 66.6°C/W | 63.5°C/W |

#### TRANSISTOR COUNT

The transistor count for 874002 is: 1216

#### PACKAGE OUTLINE - G SUFFIX FOR 20 LEAD TSSOP



TABLE 8. PACKAGE DIMENSIONS

| Millimeters |                                                                                 |  |
|-------------|---------------------------------------------------------------------------------|--|
| MIN         | MAX                                                                             |  |
| 20          |                                                                                 |  |
|             | 1.20                                                                            |  |
| 0.05        | 0.15                                                                            |  |
| 0.80        | 1.05                                                                            |  |
| 0.19        | 0.30                                                                            |  |
| 0.09        | 0.20                                                                            |  |
| 6.40        | 6.60                                                                            |  |
| 6.40 BASIC  |                                                                                 |  |
| 4.30        | 4.50                                                                            |  |
| 0.65 BASIC  |                                                                                 |  |
| 0.45        | 0.75                                                                            |  |
| 0°          | 8°                                                                              |  |
|             | 0.10                                                                            |  |
|             | MIN<br><br>0.05<br>0.80<br>0.19<br>0.09<br>6.40<br>6.40<br>4.30<br>0.65<br>0.45 |  |

Reference Document: JEDEC Publication 95, MO-153

#### TABLE 9. ORDERING INFORMATION

| Part/Order Number | Marking      | Package                   | Shipping Packaging | Temperature |
|-------------------|--------------|---------------------------|--------------------|-------------|
| 874002AGLF        | ICS874002AGL | 20 Lead "Lead-Free" TSSOP | tube               | 0°C to 70°C |
| 874002AGLFT       | ICS874002AGL | 20 Lead "Lead-Free" TSSOP | tape & reel        | 0°C to 70°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

| REVISION HISTORY SHEET |       |      |                                                                              |          |  |  |
|------------------------|-------|------|------------------------------------------------------------------------------|----------|--|--|
| Rev                    | Table | Page | Description of Change                                                        | Date     |  |  |
| Α                      | T3C   | 2    | Added T3C F_SEL Function Table.                                              | 12/06/06 |  |  |
| A                      | Т9    | 13   | Ordering Information - removed leaded devices.<br>Updated data sheet format. | 7/16/15  |  |  |
|                        |       |      |                                                                              |          |  |  |
|                        |       |      |                                                                              |          |  |  |



**Corporate Headquarters** 6024 Silver Creek Valley Road San Jose, California 95138

#### Sales 800-345-7015 or +408-284-8200 Fax: 408-284-2775 www.IDT.com

Technical Support email: clocks@idt.com

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.