## 阅读申明

1．本站收集的数据手册和产品资料都来自互联网，版权归原作者所有。如读者和版权方有任何异议请及时告之，我们将妥善解决。
2．本站提供的中文数据手册是英文数据手册的中文翻译，其目的是协助用户阅读，该译文无法自动跟随原稿更新，同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。
3．本站提供的产品资料，来自厂商的技术支持或者使用者的心得体会等，其内容可能存在描叙上的差异，建议读者做出适当判断。
4．如需与我们联系，请发邮件到marketing＠iczoom．com，主题请标有＂数据手册＂字样。

## Read Statement

1．The datasheets and other product information on the site are all from network ref－ erence or other public materials，and the copyright belongs to the original author and original published source．If readers and copyright owners have any objections， please contact us and we will deal with it in a timely manner．

2．The Chinese datasheets provided on the website is a Chinese translation of the En－ glish datasheets．Its purpose is for reader＇s learning exchange only and do not in－ volve commercial purposes．The translation cannot be automatically updated with the original manuscript，and there may also be improper translations．Readers are advised to use the English manuscript as a reference for more accurate information．

3．All product information provided on the website refer to solutions from manufac－ turers＇technical support or users the contents may have differences in description， and readers are advised to take the original article as the standard．

4．If you have any questions，please contact us at marketing＠iczoom．com and mark the subject with＂Datasheets＂．

## MDB1900ZB

## Zero Delay Buffer for PCle (Gen1/Gen2/Gen3), SAS, SATA, ESI, and QPI

## General Description

The MDB1900ZB is a true zero delay buffer with a fullyintegrated, high-performance, low-power, and low-phase noise programmable PLL.
The MDB1900ZB is capable of distributing the reference clocks for PCle (Gen1/Gen2/Gen3), SATA, ESI, SAS, SMI and $\operatorname{Inte}{ }^{\circledR}$ Quickpath Interconnect (QPI). The MDB1900ZB works in conjunction with a CK410B+, CK509B or CK420BQ clock synthesizer to provide reference clocks to multiple agents.
The MDB1900ZB is designed for Intel's DB1900Z specification. The Intel part designation for the MDB1900ZB is identified as G20746-002.

Datasheets and support documentation are available on Micrel's web site at: www.micrel.com.

## Block Diagram



## Features

- Supports zero delay (0ps) buffer mode for 100 MHz and 133MHz clock frequencies.
- External feedback path for true zero delay operations
- Zero delay (PLL) mode can filter jitter in incoming clock
- Selectable PLL bandwidth for PLL mode
- Supports fanout buffer mode for clock frequencies between 0 and 250 MHz
- Differential input reference with HCSL logic ( $0 \sim 0.7 \mathrm{~V}$ )
- Nineteen differential HCSL-compatible clock output pairs
- Eight dedicated OE\# pins to control their assigned output. Glitch free assertion/de-assertion.
- Spread spectrum modulation tolerant for EMI reduction
- SMBus interface for controlling output properties (enable/disable and delay tuning)
- Disabled outputs in power-down mode for maximum power savings
- Nine selectable SMBus addresses so multiple devices can share the same SMBus
- 3.3 V or 2.5 V operation
- Commercial temperature range $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
- 72 -pin $10 \mathrm{~mm} \times 10 \mathrm{~mm}$ QFN package
- GREEN, RoHS, and PFOS compliant


## Applications

- PCI Express timing (Gen1/2/3) in Intel platforms, specifically the Romley platform
- SATA / SAS timing (storage)
- ESI and SMI systems (storage)
- Intel Quickpath Interconnect


## Key Specifications

- Cycle-to-cycle jitter (PLL mode): <35ps
- Output-to-output skew: <35ps
- Input-to-output delay (PLL mode): Fixed at Ops
- Input-to-output delay variation (PLL mode): 13ps
- Phase Jitter, PCle Gen3: 0.25ps
- Accumulated Jitter, QPI 9.6Gb/s: <0.15ps

[^0]Micrel Inc. • 2180 Fortune Drive •San Jose, CA 95131 • USA• tel +1 (408) 944-0800• fax + 1 (408) 474-1000•http://www.micrel.com

## Ordering Information

| Part Number | Marking | Shipping | Ambient Temperature Range | Package $^{(1)}$ |
| :--- | :---: | :---: | :---: | :---: |
| MDB1900ZBQY TR | MDB1900ZBQ | Tape and Reel | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 72 -Pin $10 \mathrm{~mm} \times 10 \mathrm{~mm}$ QFN |
| MDB1900ZBQZ TR | MDB1900ZBQ | Tape and Reel | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 72 -Pin $10 \mathrm{~mm} \times 10 \mathrm{~mm}$ QFN |

Note:

1. Device is GREEN, RoHS, and PFOS compliant. Lead finish is $100 \%$ matte tin.

## Pin Configuration



## Pin Description

| Pin Number | Pin Name | Type ${ }^{(2)}$ | Pin Function |
| :---: | :---: | :---: | :---: |
| 1 | VDDA | PWR | 3.3 V or 2.5V Core Power Supply. |
| 2 | GNDA | GND | Core Ground. |
| 3 | IREF | 1 | $\mathrm{I}_{\text {REF }}=(1.1 \mathrm{~V}) /\left(\mathrm{R}_{\text {IREF }}\right)$. A precision resistor ( $\mathrm{R}_{\text {IREF }}$ ) is attached to this pin and to ground to set the reference current for the differential current mode output pairs. $\mathrm{R}_{\text {IREF }}=475 \Omega$ for $100 \Omega$ trace, $\mathrm{R}_{\text {IREF }}=412 \Omega$ for $85 \Omega$ trace. |
| 4 | 100M_133M\# | I, SE | 3.3V LVTTL Input. Input/output frequency select. <br> Logic $1=100 \mathrm{MHz}$ output (default, $50 \mathrm{~K} \Omega$ pull-up resistor) <br> Logic $0=133.33 \mathrm{MHz}$ output |
| 5 | HBW_BYPASS_LBW\# | I, SE | Tri-level input for selecting bypass or PLL bandwidth mode. <br> High = High PLL bandwidth mode <br> Mid = Bypass mode <br> Low = Low PLL bandwidth mode |
| 6 | PWRGD/PWRDN\# | I, SE | 3.3V LVTTL Input for power good and power-down control. $50 \mathrm{~K} \Omega$ pull-down resistor. |
| 7 | GND | GND | Ground. |
| 8 | VDDR | PWR | 3.3 V or 2.5 V power supply for differential clock input. |
| 9 | CLK_IN | I, DIF | 0.7 V HCSL differential clock input reference. True input pin. |
| 10 | CLK_IN\# | I, DIF | 0.7V HCSL differential clock input reference. Complementary input pin. |
| 11 | SA_0 | I, SE | Tri-level input to set SMBus address for this device. Works together with SA_1. |
| 12 | SDA | I/O | Open Collector SMBus Data I/O Pin (SDATA). 5V tolerant. |
| 13 | SCL | I, SE | SMBus Slave Clock Input (SCLK). 5V tolerant. |
| 14 | SA_1 | I, SE | Tri-level input to set SMBus address for this device. Works together with SA_0. |
| 15 | FB_IN | I, DIF | ZDB Feedback, 0.7V differential clock input, true input pin. |
| 16 | FB_IN\# | I, DIF | ZDB Feedback, 0.7V differential clock input, complementary input pin. |
| 17 | FB_OUT | O, DIF | ZDB Feedback, 0.7 V differential clock output (HCSL-compatible), true output pin. |
| 18 | FB_OUT\# | O, DIF | ZDB Feedback, 0.7 V differential clock output (HCSL-compatible), complementary output pin. |
| 19 | DIF_0 | O, DIF | 0.7V Differential Clock Output 0 (HCSL-compatible), true output pin. |
| 20 | DIF_0\# | O, DIF | 0.7V Differential Clock Output 0 (HCSL-compatible), complementary output pin. |
| 21 | VDD | PWR | 3.3 V or 2.5V Power Supply. |
| 22 | DIF_1 | O, DIF | 0.7V Differential Clock Output 1 (HCSL-compatible), true output pin. |
| 23 | DIF_1\# | O, DIF | 0.7V Differential Clock Output 1 (HCSL-compatible), complementary output pin. |
| 24 | DIF_2 | O, DIF | 0.7V Differential Clock Output 2 (HCSL-compatible), true output pin. |

Note:
2. I = Input
$\mathrm{O}=$ Output
I/O = Bi-directional
SE = Single-ended
DIF = Differential
$\mathrm{PWR}=3.3 \mathrm{~V}$ or 2.5 V power
GND = Ground

## Pin Description (Continued)

| Pin Number | Pin Name | Type ${ }^{(2)}$ | Pin Function |
| :---: | :---: | :---: | :---: |
| 25 | DIF_2\# | O, DIF | 0.7V Differential Clock Output 2 (HCSL-compatible), complementary output pin. |
| 26 | GND | GND | Ground. |
| 27 | DIF_3 | O, DIF | 0.7V Differential Clock Output 3 (HCSL-compatible ), true output pin. |
| 28 | DIF_3\# | O, DIF | 0.7V Differential Clock Output 3 (HCSL-compatible ), complementary output pin. |
| 29 | DIF_4 | O, DIF | 0.7V Differential Clock Output 4 (HCSL-compatible), true output pin. |
| 30 | DIF_4\# | O, DIF | 0.7V Differential Clock Output 4 (HCSL-compatible), complementary output pin. |
| 31 | VDD | PWR | 3.3 V or 2.5 V power supply. |
| 32 | DIF_5 | O, DIF | 0.7V Differential Clock Output 5 (HCSL-compatible), true output pin. |
| 33 | DIF_5\# | O, DIF | 0.7V Differential Clock Output 5 (HCSL-compatible), complementary output pin. |
| 34 | OE_5\# | I, SE | 3.3V LVTTL active-low input for enabling Differential Output 5 (50k $\Omega$ pull-down). |
| 35 | DIF_6 | O, DIF | 0.7V Differential Clock Output 6 (HCSL-compatible), true output pin. |
| 36 | DIF_6\# | O, DIF | 0.7V Differential Clock Output 6 (HCSL-compatible), complementary output pin. |
| 37 | OE_6\# | I, SE | 3.3V LVTTL active-low input for enabling Differential Output 6 (50k $\Omega$ pull-down). |
| 38 | DIF_7 | O, DIF | 0.7V Differential Clock Output 7 (HCSL-compatible), true output pin. |
| 39 | DIF_7\# | O, DIF | 0.7V Differential Clock Output 7 (HCSL-compatible), complementary output pin. |
| 40 | OE_7\# | I, SE | 3.3V LVTTL active-low input for enabling Differential Output 7 ( $50 \mathrm{k} \Omega$ pulldown). |
| 41 | DIF_8 | O, DIF | 0.7V Differential Clock Output 8 (HCSL-compatible), true output pin. |
| 42 | DIF_8\# | O, DIF | 0.7V Differential Clock Output 8 (HCSL-compatible), complementary output pin. |
| 43 | OE_8\# | I, SE | 3.3V LVTTL active-low input for enabling Differential Output 8 ( $50 \mathrm{k} \Omega$ pulldown). |
| 44 | GND | GND | Ground |
| 45 | VDD | PWR | 3.3 V or 2.5 V power supply. |
| 46 | DIF_9 | O, DIF | 0.7V Differential Clock Output 9 (HCSL-compatible), true output pin. |
| 47 | DIF_9\# | O, DIF | 0.7V Differential Clock Output 9 (HCSL-compatible), complementary output pin. |
| 48 | OE_9\# | I, SE | 3.3V LVTTL active-low input for enabling Differential Output 9 (50k $\Omega$ pull-down). |
| 49 | DIF_10 | O, DIF | 0.7V Differential Clock Output 10 (HCSL-compatible), true output pin. |
| 50 | DIF_10\# | O, DIF | 0.7V Differential Clock Output 10 (HCSL-compatible), complementary output pin. |

## Pin Description (Continued)

| Pin Number | Pin Name | Type ${ }^{(2)}$ | Pin Function |
| :---: | :---: | :---: | :---: |
| 51 | OE_10\# | I, SE | 3.3V LVTTL active-low input for enabling Differential Output 10 (50k $\Omega$ pull-down). |
| 52 | DIF_11 | O, DIF | 0.7V Differential Clock Output 11 (HCSL-compatible), true output pin. |
| 53 | DIF_11\# | O, DIF | 0.7V Differential Clock Output 11 (HCSL-compatible), complementary output pin. |
| 54 | OE_11\# | I, SE | 3.3V LVTTL active-low input for enabling Differential Output 11 ( $50 \mathrm{k} \Omega$ pull-down). |
| 55 | DIF_12 | O, DIF | 0.7V Differential Clock Output 12 (HCSL-compatible), true output pin. |
| 56 | DIF_12\# | O, DIF | 0.7V Differential Clock Output 12 (HCSL-compatible), complementary output pin. |
| 57 | OE_12\# | I, SE | 3.3V LVTTL active-low input for enabling Differential Output 12 ( $50 \mathrm{~K} \Omega$ pulldown). |
| 58 | VDD | PWR | 3.3 V or 2.5V Power Supply. |
| 59 | DIF_13 | O, DIF | 0.7V Differential Clock Output 13 (HCSL-compatible), true output pin. |
| 60 | DIF_13\# | O, DIF | 0.7V Differential Clock Output 13 (HCSL-compatible), complementary output pin. |
| 61 | DIF_14 | O, DIF | 0.7V Differential Clock Output 14 (HCSL-compatible), true output pin. |
| 62 | DIF_14\# | O, DIF | 0.7V Differential Clock Output 14 (HCSL-compatible), complementary output pin. |
| 63 | GND | GND | Ground. |
| 64 | DIF_15 | O, DIF | 0.7V Differential Clock Output 15 (HCSL-compatible), true output pin. |
| 65 | DIF_15\# | O, DIF | 0.7V Differential Clock Output 15 (HCSL-compatible), complementary output pin. |
| 66 | DIF_16 | O, DIF | 0.7V Differential Clock Output 16 (HCSL-compatible), true output pin. |
| 67 | DIF_16\# | O, DIF | 0.7V Differential Clock Output 16 (HCSL-compatible), complementary output pin. |
| 68 | VDD | PWR | 3.3 V or 2.5V Power Supply. |
| 69 | DIF_17 | O, DIF | 0.7V Differential Clock Output 17 (HCSL-compatible), true output pin. |
| 70 | DIF_17\# | O, DIF | 0.7V Differential Clock Output 17 (HCSL-compatible), complementary output pin. |
| 71 | DIF_18 | O, DIF | 0.7V Differential Clock Output 18 (HCSL-compatible), true output pin. |
| 72 | DIF_18\# | O, DIF | 0.7V Differential Clock Output 18 (HCSL-compatible), complementary output pin. |
| ePad | Exposed Pad | GND | The center pad must be connected to the ground plane both for electrical ground and thermal relief. |

Absolute Maximum Ratings ${ }^{(3)}$Analog Supply Voltage ( $\mathrm{V}_{\mathrm{DDA}}$ ) .................................... +4.6 V
I/O Supply Voltage ( $\mathrm{V}_{\mathrm{DD}}$ ). ..... $+4.6 \mathrm{~V}$
Input Low Voltage ( $\mathrm{V}_{\mathrm{IL}}$ ). ..... $-0.5 \mathrm{~V}$
Input High Voltage $\left(\mathrm{V}_{\mathrm{HH}}\right)$ ..... $+4.6 \mathrm{~V}$
Storage Temperature ( $\mathrm{T}_{\mathrm{s}}$ )

$\qquad$

## Operating Ratings ${ }^{(4)}$

Supply Voltage ( $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DDA}}$ ) ................. +2.375 V to +3.465 V
Ambient Temperature $\left(\mathrm{T}_{\mathrm{A}}\right) \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . . . . . . . . . .0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Junction Temperature ( $\mathrm{T}_{\mathrm{J}}$ ) ..................................... $+125^{\circ} \mathrm{C}$
Case Temperature ( $\mathrm{T}_{\mathrm{C}}$ ) .......................................... $+110^{\circ} \mathrm{C}$
Thermal Resistance, Junction-to-Ambient ( $\mathrm{T}_{\mathrm{JA}}$ )
Still Air. $\qquad$

## DC Electrical Characteristics ${ }^{(6)}$

$V_{D D A}=V_{D D}=3.3 \mathrm{~V}$ or $2.5 \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

| Symbol | Parameter | Condition | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DDA }}, \mathrm{V}_{\text {dD }}$ | 3.3 V or 2.5V Operating Range | 3.3 V or $2.5 \mathrm{~V} \pm 5 \%$ | 2.375 |  | 3.465 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage | $V_{D D}=3.3 \mathrm{~V}$. Single-ended inputs, except SMBus and tri-level inputs. | 2 |  | $V_{D D}+0.3$ | V |
| VIL | Input Low Voltage | $V_{D D}=3.3 \mathrm{~V}$. Single-ended inputs, except SMBus and tri-level inputs. | GND - 0.3 |  | 0.8 | V |
|  | Input Leakage Current ${ }^{(7)}$ | $0<\mathrm{V}_{\text {IN }}<\mathrm{V}_{\text {DD }}$ | -5 |  | 5 | $\mu \mathrm{A}$ |
| VIL_TRI | Input Low Voltage (Tri-Level Input) | $V_{D D}=3.3 \mathrm{~V}$ | 0 |  | 0.9 | V |
| $\mathrm{V}_{\text {IM_TRI }}$ | Input Mid Voltage (Tri-Level Input) | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ | 1.3 |  | 1.8 | V |
| $\mathrm{V}_{\mathbf{1 H} \text { _TRI }}$ | Input High Voltage (Tri-Level Input) | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ | 2.4 |  | $V_{\text {DD }}$ | V |
| $\mathrm{Cl}_{\text {IN }}$ | Input Capacitance ${ }^{(8)}$ |  | 1 |  | 4.5 | pF |
| Cout | Output Capacitance ${ }^{(8)}$ |  | 1 |  | 4.5 | pF |
| Lpin | Pin Inductance |  |  |  | 7 | nH |
| IDD_3.3V | Operating Supply Current $\left(I_{\mathrm{DDA}}+\mathrm{I}_{\mathrm{DD}}\right)$ | All outputs driven. |  |  | 450 | mA |
| $\mathrm{IDD}_{\text {_3.3PD }}$ | Power-Down Current | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$. All differential pairs tristated. |  |  | 43 | mA |
| $V_{\text {DDSMB }}$ | Nominal SMBus Voltage |  | 2.7 |  | 5.5 | V |
| Volsmb | SMBus Output Low Voltage | @ I ${ }_{\text {PULLUP }}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\text {IHSMB }}$ | SMBus input High Voltage |  | 2.1 |  | $V_{\text {DDSMB }}$ | V |
| $V_{\text {ILSMB }}$ | SMBus input Low Voltage |  |  |  | 0.8 | V |

## Notes:

3. Exceeding the absolute maximum ratings may damage the device.
4. The device is not guaranteed to function outside its operating ratings.
5. Devices are ESD sensitive. Handling precautions are recommended. Human Body Model.
6. Specification for packaged product only.
7. Input leakage current. Does not include inputs with pull-up or pull-down resistors.
8. Capacitance value does not include pin capacitance.

## DC Electrical Characteristics ${ }^{(6)}$ (Continued)

$V_{D D A}=V_{D D}=3.3 \mathrm{~V}$ or $2.5 \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

| Symbol | Parameter | Condition | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $I_{\text {PULLUP(SMBUS) }}$ | Current-Through Pull-Up <br> Resistance or Current Source |  | 100 |  | 470 | $\mu \mathrm{~A}$ |
| $R_{\text {PULLUP(SMBUS) }}$ | Pull-Up Resistance Value | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%$ | 4.7 |  | 27 | $\mathrm{~K} \Omega$ |
| $T_{R(S M B U S)}$ | Rise Time for SDA and SCL | $\left(\mathrm{V}_{\mathrm{LL}(\operatorname{MAX})}-0.15\right)$ to <br> $\left(\mathrm{V}_{\mathrm{IH}(\mathrm{MIN})}+0.15\right)$ |  |  | 1000 | ns |
| $\mathrm{~T}_{\text {F(SMBUS) }}$ | Fall Time for SDA and SCL | $\left(\mathrm{V}_{\mathrm{IH}(\operatorname{MIN)}}+0.15\right)$ to <br> $\left(\mathrm{V}_{\mathrm{IL}(\operatorname{MAX})}-0.15\right)$ |  | 300 | ns |  |

## AC Electrical Characteristics - (CLK_IN, CLK_IN\#) Clock Input Parameters

$V_{D D A}=V_{D D}=3.3 \mathrm{~V}$ or $2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

| Symbol | Parameter | Condition | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \text { (CLK_IN), } \\ & \text { (CLK_IN\#) } \end{aligned}$ | Differential Input High Voltage | Statistical measurement on singleended signal using oscilloscope $V_{\text {High }}$ math function. | 660 |  | 850 | mV |
| $\begin{aligned} & \text { VIL } \\ & \text { (CLK_IN), } \\ & \text { (CLK_IN\#) } \end{aligned}$ | Differential Input Low Voltage | Statistical measurement on singleended signal using oscilloscope V Low math function. | -150 |  |  | mV |
| $\mathrm{V}_{\text {IHMAX }}$ (CLK_IN), (CLK_IN\#) | Differential Input Maximum Voltage (include overshoot) | Statistical measurement on singleended signal using absolute value. |  |  | 1150 | mV |
| VILmin (CLK_IN), (CLK_IN\#) | Differential Input Minimum Voltage (include undershoot) | Statistical measurement on singleended signal using absolute value. | -300 |  |  | mV |
| $V_{\text {swing }}$ (CLK_IN), (CLK_IN\#) | Differential Input Swing (include over / undershoot) | Differential input (peak-to-peak). | 300 |  | 1450 | mV |
| Vox <br> (CLK_IN), <br> (CLK_IN\#) | Crossing Point Input Voltage (absolute) |  | 250 |  | 550 | mV |
| Voxv (CLK_IN), (CLK_IN\#) | Crossing Point Input Voltage (variation) | Variation of crossing over all edges. |  |  | 140 | mV |
| Edge Rate (CLK_IN), (CLK_IN\#) | Minimum (CLK_IN)/(CLK_IN\#) Edge Rate ${ }^{(9)}$ | Based on single-ended measurement. | 0.35 |  |  | V/ns |
| Slew Rise (CLK_IN), (CLK_IN\#) | Input Rising Slew Rate ${ }^{(10)}$ | Differential measurement | 0.70 |  | 4 | V/ns |

## Notes:

9. The minimum input edge rate is $0.35 \mathrm{~V} / \mathrm{ns}$ single-ended or $0.7 \mathrm{~V} / \mathrm{ns}$ differential for both 100 MHz and 133.33 MHz .
10. The slew rate $(0.70 \mathrm{~V} / \mathrm{ns}$ to $4 \mathrm{~V} / \mathrm{ns})$ measurement on differential waveform for both 100 MHz and 133.33 MHz .

## AC Electrical Characteristics - (CLK_IN, CLK_IN\#) Clock Input Parameters (Continued)

$V_{D D A}=V_{D D}=3.3 \mathrm{~V}$ or $2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

| Symbol | Parameter | Condition | Min. | Typ. | Max. |
| :--- | :--- | :--- | :---: | :---: | :---: |
| Slew Fall <br> (CLK_IN), <br> (CLK_IN\#) | Input Falling Slew Rate ${ }^{(10)}$ | Differential measurement. | 0.70 |  | 4 |
| DC <br> (CLK_IN), <br> (CLK_IN\#) | Input Duty Cycle | Differential measurement. | 45 |  | V/ns |
| CY-CY Jitter <br> (CLK_IN), <br> (CLK_IN\#) | Cycle-to-cycle Input Jitter |  |  | 55 | $\%$ |

## Spread Spectrum (SSC) Specification for Clock Input (CLK_IN, CLK_IN\#)

| Symbol | Parameter | Value |
| :--- | :--- | :--- |
| Modulation | Down Spread | $(-0.5 \%)$ Maximum |
| Modulation Frequency | Modulation Frequency | 30 kHz to 33kHz |
| Modulation Profile | Triangular or Lexmark | $(-0.5 \%)$ Maximum |

## AC Electrical Characteristics - HCSL Outputs

$V_{D D A}=V_{D D}=3.3 V$ or $2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

| Symbol | Parameter | $\begin{aligned} & \text { Condition } \\ & \text { (100MHz, } 133.33 \mathrm{MHz} \text { ) } \end{aligned}$ | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {StAB }}$ | Clock Stabilization Time ${ }^{(11)}$ |  |  | 160 | 300 | $\mu \mathrm{s}$ |
| Laccuracy | Long Accuracy ${ }^{(12, ~ 13, ~ 14, ~ 15, ~ 16) ~}$ |  |  |  | 100 | ppm |
| $\mathrm{T}_{\text {ABSMIN }}$ | Absolute Minimum Host CLK Period ${ }^{(12, ~ 16, ~ 17)}$ | When (-0.5\%) spread spectrum clock input (SSCon). | $\begin{aligned} & \text { (Period - } \\ & 0.125 n s \text { ) } \end{aligned}$ |  |  | ns |
| $\mathrm{T}_{\text {ABSMIN }}$ | Absolute Minimum Host CLK Period ${ }^{(12,16,17)}$ | When non-spread spectrum SSC clock input (SSC off). | -2.5\% |  |  | ns |
| Edge Rate | Edge Rate ${ }^{(18)}$ | Measurement from differential waveform. | 1.0 | 2.5 | 4.0 | V/ns |
| $\mathrm{T}_{\mathrm{R}}$ | Rise Time ${ }^{(19,20)}$ (see Figure 2) | Single-ended measurement $\mathrm{V}_{\mathrm{OL}}=0.175 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=0.525 \mathrm{~V} .$ | 175 | 225 | 700 | ps |
| $\mathrm{T}_{\mathrm{F}}$ | Fall Time ${ }^{(19,20)}$ (see Figure 2) | Single-ended measurement $\mathrm{V}_{\mathrm{OH}}=0.525 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.175 \mathrm{~V} .$ | 175 | 225 | 700 | ps |

## Notes:

11. This is the time from ramping the power supply, or assertion the PWRGD and when valid CLK_IN input until the time that stable clocks are output from the device (PLL locked).
12. All long-time accuracy and clock period specifications are guaranteed assuming that the input reference (CLK_IN, CLK_IN\#) meets the CK410B+ or CK420BQ clock period specifications.
13. The long accuracy is Oppm, when average only over any integer number of SSC periods.
14. When ( $\mathrm{SSC}_{\text {OFF }}$ ), using the frequency counter with the measurement interval equal to or greater than 0.15 s , target frequencies are $100,000,000 \mathrm{~Hz}$, $133,333,333 \mathrm{~Hz}$.
15. When (SSCon), using the frequency counter with the measurement interval equal to or greater than 0.15 s , target frequencies are $99,750,000 \mathrm{~Hz}$, $133,000,000 \mathrm{~Hz}$.
16. Measurement taken from differential waveform.
17. The average period over any $1 \mu \mathrm{~s}$ period of time must be greater than the minimum and less than the maximum specified period.
18. Measure taken from differential waveform on a component test board. The edge (slew) rate is measured from ( -150 mV ) to ( +150 mV ) on the differential waveform. Scope is set to average. Signal must be monotonic through the $\mathrm{V}_{\mathrm{OL}}$ to $\mathrm{V}_{\mathrm{OH}}$ region for $T_{\mathrm{R}}$ and $\mathrm{T}_{\mathrm{F}}$.
19. Measured from $V_{\mathrm{OL}}=0.175 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{OH}}=0.525 \mathrm{~V}$. Only valid for rising clock and falling CLK\#. Signal must be monotonic through $\mathrm{V}_{\mathrm{OL}}$ to $\mathrm{V}_{\mathrm{OH}}$ region for $T_{R}$ and $T_{F}$. Measurement taken from single-ended waveform. The translation will be ( $0.5 \mathrm{~V} / \mathrm{ns}$ minimum to $2 \mathrm{~V} / \mathrm{ns}$ maximum) for single-ended edge rate. Refer to Figure 2.
20. Measurement taken from single-ended waveform.

## AC Electrical Characteristics - HCSL Outputs (Continued)

$V_{D D A}=V_{D D}=3.3 V$ or $2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

| Symbol | Parameter | Condition (100MHz, 133.33MHz) | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\Delta \mathrm{T}_{\mathrm{R}}$ | Rise Time Variation ${ }^{(20,21)}$ |  |  |  | 125 | ps |
| $\Delta T_{F}$ | Fall Time Variation ${ }^{(20,21)}$ |  |  |  | 125 | ps |
| TRFM | Rise and Fall Time Matching ${ }^{(20,21,22)}$ | Determined as fraction of $2 \times\left(T_{R}-T_{F}\right) /\left(T_{R}+T_{F}\right)$. |  |  | 20 | \% |
| $\mathrm{V}_{\text {HIGH }}$ | Differential Output High Voltage (typically 0.7 V$)^{(20,23)}$ | Statistical measurement on single-ended signal using oscilloscope math function. | 660 | 700 | 850 | mV |
| V ${ }_{\text {Low }}$ | Differential Output Low Voltage (typically 0.0 V ) ${ }^{(20,24)}$ | Statistical measurement on single-ended signal using oscilloscope math function. | -150 | 8 | 50 | mV |
| Vovs | Differential Output Maximum <br> Voltage (include overshoot) <br> (see Figure 3) | Statistical measurement on single-ended signal using absolute value. |  |  | $\mathrm{V}_{\mathrm{HIGH}}+0.3 \mathrm{~V}$ | V |
| Vuds | Differential Output Minimum Voltage (include undershoot) (see Figure 3) | Statistical measurement on single-ended signal using absolute value. |  |  | V ${ }_{\text {Low }}$ - 0.3 V | V |
| $V_{\text {RB }}$ | Ringback Voltage (see Figure 3) | Statistical measurement on single-ended signal using absolute value ( $-0.5 \%$ ) SSC input (SSCon). | 0.2 |  |  | V |
| $\mathrm{V}_{\mathrm{RB}}$ | Ringback Voltage (see Figure 3) | Statistical measurement on single-ended signal using absolute value non-SSC input (SSCoff). | $V_{x} \pm 0.2$ |  |  | V |
| Vox <br> (Absolute) | Absolute Crossing Point Voltages ${ }^{(20,25)}$ | Statistical measurement on single-ended signal using absolute value. | 250 |  | 550 | mV |
| Total $\Delta \mathrm{V}_{\mathrm{ox}}$ | Total Variation of Vox Over All Edges ${ }^{(20,26)}$ | Statistical measurement on single-ended signal using absolute value. |  |  | 140 | mV |

## Notes:

21. Measured with oscilloscope, averaging off, and using minimum/maximum statistics. Variation is the delta between minimum and maximum.
22. Measured with oscilloscope, averaging on, the difference between the rising edge rate (average) of clock versus the falling edge rate (average) of clock\#.
23. A statistical average high value for $\mathrm{V}_{\text {ніян }}$ obtained by using the oscilloscope $\mathrm{V}_{\text {нінн }}$ math function.
24. A statistical average low value for $\mathrm{V}_{\text {Low }}$ obtained by using the $\mathrm{V}_{\text {Low }}$ math function.
25. The crossing point should meet the absolute and relative crossing point specifications simultaneously.
26. $\Delta \mathrm{V} \mathrm{Ox}$ is defined as the total variation of all crossing voltages of rising CLOCK and falling CLOCK\#.

## AC Electrical Characteristics - HCSL Outputs (Continued)

$V_{D D A}=V_{D D}=3.3 \mathrm{~V}$ or $2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

| Symbol | Parameter | $\begin{aligned} & \text { Condition } \\ & \text { (100MHz, 133.33MHz) } \end{aligned}$ | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Duty Cycle | Differential Output Duty Cycle ${ }^{(16)}$ (see Figure 4) | Measurement from differential waveform (measured at $\mathrm{V}_{\mathrm{ox}}$ ). PLL Mode | 45 | 50 | 55 | \% |
| Duty Cycle <br> Distortion | Differential Output Duty Cycle Distortion ${ }^{(16,31)}$ (see Figure 4) | Measurement from differential waveform (measured at $\mathrm{V}_{\mathrm{ox}}$ ). <br> Bypass mode at 100 MHz | -2 | 0 | +2 | \% |
| $\mathrm{T}_{\text {SKEW }}$ | $\begin{aligned} & \text { Output-to-Output Delay }{ }^{(27,28)} \\ & \text { (see Figure 4) } \end{aligned}$ | Measured at $\mathrm{V}_{\mathrm{OX}}$ (common to PLL and bypass mode). |  | 18 | 35 | ps |
| $T_{\text {PD }}$ (CLK_IN) to DIF [18:0] | Input-to-Output Delay ${ }^{(27,28)}$ | Measured at $\mathrm{V}_{\text {ox }}$ (PLL mode). | -35 | $\pm 15$ | 35 | ps |
| $\begin{aligned} & \Delta \mathrm{T}_{\mathrm{PD}} \\ & \text { (CLK_IN) to } \\ & \text { DIF_[18:0] } \end{aligned}$ | Input-to-Output Delay Variation ${ }^{(27)}$ | Measured at $\mathrm{V}_{\text {ox }}$ (PLL mode). |  | 13 | \|75| | ps |
| $\begin{aligned} & \text { CY-CY Jitter } \\ & \text { DIF_[18:0] } \\ & \text { DIF\#_[18:0] } \end{aligned}$ | Cycle-to-Cycle Jitter ${ }^{(16)}$ | PLL mode. |  | 25 | 35 | ps |
| $\mathrm{T}_{\text {PD }}$ (CLK_IN) to DIF_[18:0] | Input-to-Output Delay ${ }^{(27)}$ | Measured at $\mathrm{V}_{\mathrm{Ox}}$ (bypass mode). | 0.7 |  | 4.5 | ns |
| $\begin{aligned} & \Delta T_{\text {PD }} \\ & \text { (CLK_IN) to } \\ & \text { DIF_[18:0] } \end{aligned}$ | Input-to-Output Delay Variation ${ }^{(27)}$ | Measured at $\mathrm{V}_{\mathrm{Ox}}$ (bypass mode) absolute. |  |  | \|225| | ps |
| T ${ }_{\text {dte }}$ | Random Differential Tracking Error between two devices in Hi BW mode ${ }^{(29)}$ | PLL (HBW) mode, no spread spectrum. |  |  | 3.5 | ps |
| $\mathrm{T}_{\text {DSSTE }}$ | P2P Differential Spread Spectrum Tracking Error between two devices in Hi BW mode ${ }^{(30)}$ | PLL (HBW) mode, SSCON. |  |  | 50 | ps |

## Notes:

27. Measured from differential crossing point $\left(V_{o x}\right)$ to differential crossing point $\left(V_{o x}\right)$ with scope averaging on to find mean value. $V_{0 x}$ (relative) minimum and maximum are derived using the following: $\mathrm{V}_{\mathrm{OX}}$ (relative) minimum $=0.250+0.5 \mathrm{~V}_{\text {HAVG }}-0.7 \mathrm{~V}$ ) and $\mathrm{V}_{\mathrm{OX}}$ (relative) maximum $=0.550-$ 0.5 ( $0.7 \mathrm{~V}-\mathrm{V}_{\text {HavG }}$ ).
28. Measured into fixed 2 pF load capacitor. Input to output skew is measured at the first output edge following the corresponding input.
29. This parameter is measured at the outputs of two MDB1900ZB devices in the HBW mode driven by a CK420BQ. The random differential tracking error is the differential phase jitter. It is the accumulated phase jitter, not including the effect of spread spectrum and not shared by the outputs. The jitter is measured into 2 pF load cap and from differential cross-point to differential cross-point
30. This is the P2P difference in spread spectrum tracking error between two MDB1900ZB devices in Hi BW mode. The parameter is measured at the output of two MDB1900ZB devices driven by a CK420BQ with SSCON.
31. Duty Cycle Distortion is the difference in duty cycle between the output and the input clock when the device is operated in bypass mode.

## Clock Period - SSC Disabled

| SSC ${ }_{\text {off }}$ Center Frequency MHz | Measurement Window |  |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 1 Clock | $1 \mu \mathrm{~s}$ | 0.1s | 0.1s | 0.1s | $1 \mu \mathrm{~s}$ | 1 Clock |  |
|  | -JITTERC_c Absolute per Minimum | -SSC <br> Short <br> Average <br> Minimum | -ppm <br> Long <br> Average <br> Minimum | 0ppm <br> Period | +ppm <br> Long <br> Average Maximum | +SSC <br> Short <br> Average <br> Maximum | +JITTER ${ }_{\text {_ }}$ c <br> Absolute per Maximum |  |
| 100 | 9.94900 |  | 9.99900 | 10.00000 | 10.00100 |  | 10.05100 | ns |
| 133.0 | 7.44925 |  | 7.49925 | 7.50000 | 7.50075 |  | 7.55075 | ns |

## Clock Period - SSC Enabled

| SSCon Center Frequency MHz | Measurement Window |  |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 1 Clock | 1 $\mu \mathrm{s}$ | 0.1 s | 0.1 s | 0.1s | 1 $\mu \mathrm{s}$ | 1 Clock |  |
|  | -JITTERC_c <br> Absolute per <br> Minimum | -SSC <br> Short <br> Average <br> Minimum | -ppm <br> Long Average Minimum | 0ppm <br> Period | +ppm <br> Long Average Maximum | +SSC <br> Short <br> Average Maximum | $+{ }^{+J T T E R}$ _ -c <br> Absolute per Maximum |  |
| 99.75 | 9.94906 | 9.99906 | 10.02406 | 10.02506 | 10.02607 | 10.05107 | 10.10107 | ns |
| 133.0 | 7.44930 | 7.44930 | 7.51805 | 7.51880 | 7.51955 | 7.5830 | 7.58830 | ns |

## PLL Bandwidth - Peaking and Phase Jitter (SSC ${ }_{\text {OFF }}$ )

$V_{D D A}=V_{D D}=3.3 \mathrm{~V}$ or $2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

| Symbol | Condition (100MHz, 133.33MHz) | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PLL Jitter Peaking ${ }^{(32)}$ | HBW_BYPASS_LBW\# = 0 (low bandwidth) |  |  | 1.0 | dB |
|  | HBW_BYPASS_LBW\# = 1 (high bandwidth) |  |  | 1.0 |  |
| PLL Bandwidth ${ }^{(33)}$ | HBW_BYPASS_LBW\# = 0 (low bandwidth) | 0.70 | 1.0 | 1.4 | MHz |
|  | HBW_BYPASS_LBW\# = 1 (high bandwidth) | 2 | 3.0 | 4 |  |
| Phase Jitter <br> (PCle Gen1) ${ }^{(34,36,37)}$ | PCle Gen1 (including PLL BW $1.5 \mathrm{MHz}-22 \mathrm{MHz}$, damping factor $=0.54, \mathrm{~T}_{\mathrm{D}}=10 \mathrm{~ns}, \mathrm{~F}_{\text {TRK }}=1.5 \mathrm{MHz}$ ) |  | 16 | 50 | ps (Pk-Pk) |
| Phase Jitter <br> (PCle Gen2) ${ }^{(36,37,39)}$ | PCle Gen2 <br> (including PLL BW $8 \mathrm{MHz}-16 \mathrm{MHz}$, jitter peaking $=3 \mathrm{~dB}$, damping factor $=0.54, T_{D}=10 \mathrm{~ns}$ ) <br> (low band, F $<1.5 \mathrm{MHz}$ ) |  | 0.9 | 1.75 | $\mathrm{pS}_{\text {RMS }}$ |
|  | PCle Gen2 <br> (including PLL BW $8 \mathrm{MHz}-16 \mathrm{MHz}$, jitter peaking $=3 \mathrm{~dB}$, damping factor $=0.54, T_{D}=10 \mathrm{~ns}$ ) <br> (high band, [1.5MHz < F < Nyquist]) |  | 1.1 | 2.0 |  |
| Phase Jitter <br> (PCle Gen3) ${ }^{(35,36,37,39)}$ | PCle Gen3 (including PLL BW $2 \mathrm{MHz}-4 \mathrm{MHz}, \mathrm{CDR}=10 \mathrm{MHz}$ ) (low band) |  | 1.9 | 2.5 | pS ${ }_{\text {RMS }}$ |
|  | PCle Gen3 <br> (including PLL BW $2 \mathrm{MHz}-4 \mathrm{MHz}, \mathrm{CDR}=10 \mathrm{MHz}$ ) <br> (high band) |  | 0.25 | 1.0 |  |
| Accumulated Jitter <br> (4.8Gbps QPI) ${ }^{(37,38,40)}$ | QPI, accumulated jitter <br> (4.8Gbps or $6.4 \mathrm{Gbps}, 100 \mathrm{MHz}$ or $133 \mathrm{MHz}, 12 \mathrm{UI}$ ) |  | 0.12 | 0.25 | pS ${ }_{\text {RMS }}$ |
| Accumulated Jitter (6.4Gbps QPI) ${ }^{(37,38,40)}$ | QPI, accumulated jitter <br> (4.8Gbps or $6.4 \mathrm{Gbps}, 100 \mathrm{MHz}$ or $133 \mathrm{MHz}, 12 \mathrm{UI}$ ) |  | 0.14 | 0.25 | pS ${ }_{\text {RMS }}$ |
| Accumulated Jitter <br> (8Gbps QPI_SMI) ${ }^{(37,38)}$ | QPI, accumulated jitter <br> (8Gbps, $100 \mathrm{MHz}, 12 \mathrm{UI})$ |  | 0.08 | 0.20 | pS ${ }_{\text {RMS }}$ |
| Accumulated Jitter (9.6Gbps QPI_SMI) ${ }^{(37,38)}$ | QPI, accumulated jitter <br> (9.6Gbps, $100 \mathrm{MHz}, 12 \mathrm{UI}$ ) |  | 0.06 | 0.15 | pS ${ }_{\text {RMS }}$ |
| Accumulated Jitter (4MHz SMI) | SMI, 4MHz accumulated jitter |  | 0.06 | 0.2 | pS ${ }_{\text {RMS }}$ |
| Accumulated Jitter (16MHz SMI) | SMI, 16MHz accumulated jitter |  | 0.12 | 0.5 | pS ${ }_{\text {RMS }}$ |

## Notes:

32. Measured as maximum pass band gain. At frequencies with the loop BW, highest point-of-magnification is called PLL jitter peaking.
33. Measured at 3dB down or half-power point.
34. These jitter numbers are defined for a BER of 1E-12. Measured numbers at a smaller sample size have to be extrapolated to this BER target.
35. PCIe Gen3 filter characteristics are subject to final ratification by PCI-SIG. Check with PCI-SIG for latest specification.
36. The damping factor damping factor $=0.54$ is implying a jitter peaking of 3 dB .
37. Post processed evaluation through Intel-supplied Matlab scripts.
38. Measuring on 100 MHz output using the template file in the clock jitter tool.
39. Measuring on 100 MHz PCle SRC output using the template file in the clock jitter tool.
40. Measuring on $100 \mathrm{MHz}, 133.33 \mathrm{MHz}$ output using the template file in the clock jitter tool.

## PLL Bandwidth - Peaking and Phase Jitter (SSC ${ }_{\mathrm{on}}$ )

$V_{D D A}=V_{D D}=3.3 V$ or $2.5 \mathrm{~V} \pm 5 \%, T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

| Symbol | Condition (100MHz, 133.33MHz) | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PLL Jitter Peaking ${ }^{(32)}$ | HBW_BYPASS_LBW\# = 0 <br> (low bandwidth) |  |  | 1.0 | dB |
|  | HBW_BYPASS_LBW\# = 1 (high bandwidth) |  |  | 1.0 |  |
| PLL Bandwidth ${ }^{(33)}$ | HBW_BYPASS_LBW\# = 0 (low bandwidth) | 0.70 | 1.0 | 1.4 | MHz |
|  | HBW_BYPASS_LBW\# = 1 <br> (high bandwidth) | 2 | 3.0 | 4 |  |
| Phase Jitter <br> (PCle Gen1) ${ }^{(34,36,37)}$ | PCle Gen1 <br> (including PLL BW $1.5 \mathrm{MHz}-22 \mathrm{MHz}$, damping factor $=0.54, \mathrm{~T}_{\mathrm{D}}=10 \mathrm{~ns}, \mathrm{~F}_{\mathrm{TRK}}=1.5 \mathrm{MHz}$ ) |  | 16 | 50 | ps (Pk-Pk) |
| Phase Jitter$\text { (PCle Gen2) }^{(36,37,39)}$ | PCle Gen2 <br> (including PLL BW $8 \mathrm{MHz}-16 \mathrm{MHz}$, Jitter Peaking $=3 \mathrm{~dB}$, damping factor $=0.54, \mathrm{~T}_{\mathrm{D}}=10 \mathrm{~ns}$ ) <br> (low band, $\mathrm{F}<1.5 \mathrm{MHz}$ ) |  | 1.0 | 1.75 | pS ${ }_{\text {Rms }}$ |
|  | PCle Gen2 <br> (including PLL BW $8 \mathrm{MHz}-16 \mathrm{MHz}$, Jitter Peaking $=3 \mathrm{~dB}$, <br> damping factor $=0.54, T_{D}=10 \mathrm{~ns}$ ) <br> (high band, [1.5MHz < F < Nyquist]) |  | 1.0 | 2.0 |  |
| Phase Jitter (PCle Gen3) ${ }^{(35,36,37,39)}$ | PCle Gen3 (including PLL BW $2 \mathrm{MHz}-4 \mathrm{MHz}, \mathrm{CDR}=10 \mathrm{MHz}$ ) (low band) |  | 2.7 | 3.0 | pSRms |
|  | PCle Gen3 <br> (including PLL BW $2 \mathrm{MHz}-4 \mathrm{MHz}, \mathrm{CDR}=10 \mathrm{MHz}$ ) <br> (high band) |  | 0.28 | 1.0 |  |
| Accumulated Jitter <br> (4.8Gbps QPI) ${ }^{(37,38,40)}$ | QPI, accumulated jitter <br> (4.8Gbps or $6.4 \mathrm{Gbps}, 100 \mathrm{MHz}$ or $133 \mathrm{MHz}, 12 \mathrm{UI}$ ) |  | 0.18 | 0.25 | pS ${ }_{\text {RMS }}$ |
| Accumulated Jitter $(6.4 \mathrm{Gbps} \mathrm{QPI})^{(37,38,40)}$ | QPI, accumulated jitter <br> (4.8Gbps or $6.4 \mathrm{Gbps}, 100 \mathrm{MHz}$ or $133 \mathrm{MHz}, 12 \mathrm{UI}$ ) |  | 0.20 | 0.25 | pS ${ }_{\text {RMS }}$ |
| Accumulated Jitter <br> (8Gbps QPI_SMI) ${ }^{(37,38)}$ | QPI, accumulated jitter <br> (8Gbps, 100MHz, 12 UI) |  | 0.09 | 0.20 | pS ${ }_{\text {RMS }}$ |
| Accumulated Jitter <br> (9.6Gbps QPI_SMI) ${ }^{(37,38)}$ | QPI, accumulated jitter <br> (9.6Gbps, $100 \mathrm{MHz}, 12 \mathrm{UI}$ ) |  | 0.08 | 0.15 | pS ${ }_{\text {RMS }}$ |
| Accumulated Jitter (4MHz SMI) | SMI, 4MHz accumulated jitter |  | 0.12 | 0.2 | pS ${ }_{\text {RMS }}$ |
| Accumulated Jitter (16MHz SMI) | SMI, 16MHz accumulated jitter |  | 0.06 | 0.5 | pS ${ }_{\text {RMS }}$ |

## Functional Diagram



## External Feedback (FB_OUT, FB_OUT\#) and (FB_IN, FB_IN\#) Topology

The MDB1900ZB utilizes external feedback topology to achieve low input-to-output delay variation. Place the shunt and series resistors as close to the (FB_OUT, FB_OUT\#) (Pins 18 and 17) as possible (refer to Figure 1).


NOTE:
RESISTORS MUST BE LOCATED CLOSE TO FB_OUT AND FB_OUT\# PINS.
Figure 1. External Feedback

Table 1. Feedback Series and Shunt Resistors

| Board Table Impedance | $\mathbf{R}_{\mathbf{S}}$ | $\mathbf{R}_{\mathbf{P}}$ | Units |
| :---: | :---: | :---: | :---: |
| 100 | $33(5 \%)$ | $49.9(1 \%)$ | $\Omega$ |
| 85 | $27(5 \%)$ | $42.2(1 \%)$ | $\Omega$ |

## Measurements Points for Differential



Figure 2. Single-Ended Measurement Points for $\mathrm{T}_{\text {RISE }}$ and $\mathrm{T}_{\text {fall }}$


Figure 3. Single-Ended Measurement Points for $\mathrm{V}_{\mathrm{Ovs}}, \mathrm{V}_{\mathrm{UDS}}$, and $\mathrm{V}_{\mathrm{RB}}$


Figure 4. Differential (Clock/Clock\#) Measurement Points for TPERIOD, Duty Cycle, and Jitter

## Termination of HCSL [DIF, DIF\# (18:0)] Output Buffers for Testing Conditions

All differential output parameters are measured while driving 10 in $100 \Omega$ or $85 \Omega$ differential impedance transmission line segments with 2 pF load capacitors at the end of each segment. Measurements are taken across the 2 pF load capacitor associated with Clock and Clock\# as shown in Figure 5 and Figure 6. For resistive lumped load, board trace impedance and trace length refer to Table 3.

Table 2. IREF and DIF Clock (HCSL) Output Current

| Board Trace Impedance Z | Reference $\mathbf{R}_{\text {IREF }}$ <br> $\mathrm{I}_{\mathrm{REF}}=(\mathbf{1 . 1 V}) /(\mathbf{R I R E F}$ | Output Current (mA) | $\mathbf{V}_{\mathrm{OH}}$ at $\mathbf{Z}$ |
| :---: | :---: | :---: | :---: |
| $100 \Omega$ | $\mathrm{R}_{\mathrm{IREF}}=475 \Omega(1 \%)$ <br> $\mathrm{I}_{\mathrm{REF}}=2.32 \mathrm{~mA}$ | $\mathrm{I}_{\mathrm{OH}}=\left(6 \mathrm{~mA} \times \mathrm{I}_{\mathrm{REF}}\right)$ | $0.7 \mathrm{~V} @ 50 \Omega$ |
| $85 \Omega$ | $\mathrm{R}_{\mathrm{IREF}}=412 \Omega(1 \%)$ <br> $\mathrm{I}_{\mathrm{REF}}=2.67 \mathrm{~mA}$ | $\mathrm{I}_{\mathrm{OH}}=\left(6 \mathrm{~mA} \times \mathrm{I}_{\mathrm{REF}}\right)$ | $0.7 \mathrm{~V} @ 42.2 \Omega$ |

Table 3. Resistive Lumped Test Loads for HCSL Differential Clocks

| Clock | Board Trace Impedance | $\mathbf{R s}_{\mathbf{S}}$ | $\mathbf{R}_{\mathbf{P}}$ | $\mathbf{R}_{\text {IREF }}$ | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clocks <br> $(100 \mathrm{MHz}$ and 133.33 MHz$)$ <br> with $50 \Omega$ configuration | 100 | $33(5 \%)$ | $49.9(1 \%)$ | $475(1 \%)$ | $\Omega$ | 10in. (maximum) into <br> 2 pF load with $100 \Omega$ <br> differential impedance. |
| Clocks <br> $(100 \mathrm{MHz}$ and 133.33 MHz$)$ <br> with $42.5 \Omega$ configuration | 85 | $27(5 \%)$ | $42.2(1 \%)$ | $412(1 \%)$ | $\Omega$ | 10in. (maximum) into <br> 2 pF load with $85 \Omega$ <br> differential impedance. |



Figure 5. 0.7V Configuration Test Load Board Termination with $100 \Omega$ Differential Impedance Transmission Line


Figure 6. 0.7V Configuration Test Load Board Termination with $85 \Omega$ Differential Impedance Transmission Line

## Functional Description

## CLK_IN, CLK_IN\# Input Reference

The reference clock (CLK_IN, CLK_IN\#) is an HCSL ( 0.7 V ) differential input with 100 MHz or 133.33 MHz frequency from CK410B+, CK509B or CK420BQ clock Synthesizer. The input (CLK_IN, CLK_IN\#) has the option to have spread spectrum ON or spread spectrum OFF. The spread spectrum clocking (SSC) has modulation frequency value of $30 \mathrm{kHz}-33 \mathrm{kHz}$, with modulation of $-0.5 \%$ down-spread (maximum). The modulation profile is Triangular or Lexmark.

## OE\# and Output Enables (Control Registers)

OE\# pins are dedicated control pins for DIF [12:5] outputs and are asynchronous asserted-low signals. Each output can be individually enabled or disabled by SMBus control register bits. The output enable bits in the SMBus registers are active high and by default are set to enable.

## OE\# Assertion (Transition from Logic 1 to Logic 0)

All differential outputs that were tri-stated are to resume normal operation in a glitch free manner. The latency from the assertion to active outputs is $4-12$ DIF clock periods.

OE\# De-Assertion (Transition from Logic 0 to Logic 1) The impact of de-asserting OE\# is each corresponding differential output will transition from normal operation to tri-state in a glitch free manner. A minimum of four valid clocks will be provided after OE\# de-assertion. The maximum latency from the de-assertion to tri-stated outputs is twelve DIF clock periods.

Table 4. OE Functionality

| Inputs |  | OE\# Hardware Pins and Control Register Bits |  |  |  | Outputs | PLL State |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PWRGDI PWRGD\# | CLK_IN/ CLK_IN\# | SMBus <br> Enable Bit | OE \# | DIFIDIF\# [12:5] | $\begin{gathered} \text { DIF/DIF\#_ } \\ \text { [18:13], [4:0] } \end{gathered}$ | FB_OUTI FB_OUT\# |  |
| 0 | X | X | X | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z | ON |
| 1 | Running | 0 | X | Hi-Z | Hi-Z | Running | ON |
|  |  | 1 | 0 | Running | Running | Running | ON |
|  |  | 1 | 1 | Hi-Z | Running | Running | ON |

## 100M_133M\# (Frequency Selection)

The 100M_133M\# is a hardware pin which programs the appropriate output frequency. The MDB1900ZB is operated in the 1:1 mode only; therefore the CLK_IN frequency is equal to DIF [18:0] frequency. The frequency selection can be enabled by 100M_133M\# pin or by SMBus control register bit.

Note: The default frequency at power-up is 100 MHz .

Table 5. Frequency Program

| 100M_133M\# | Optimized Frequency <br> (CLK_IN = DIF_[18:0]\} |
| :---: | :---: |
| 0 | 133.33 MHz |
| 1 | 100.00 MHz (Default) |

## PWRGD / PWRDN\#

De-assertion of PWRGD (Logic 0) which becomes PWRDN\# indicates a power-down mode, which will shut off all clocks cleanly. PWRDN\# is asynchronous active low input, and instructs the device to enter power saving mode. PWRDN\# should be asserted low prior to shutting off the input clock or power to ensure all clocks shut down in a glitch-free manner, and all outputs will be tristated.

Table 6. PWRGD/PWRGDN\# Functionality

| PWRGDI <br> PWRGDN\# | DIF_IDIF\# <br> [18.0] | Notes |
| :---: | :---: | :---: |
| 0 | Tri-State | Power-Down Mode |
| 1 | Normal | Active Mode |

## PWRGD Assertion

The power-up latency is less than 1.8 ms . This is the time from the assertion of the PWRGD pin or the ramping of the power supply and the time from valid CLK_IN input clock until the time that stable clocks are output from the buffer chip (PLL locked).

The assertion and de-assertion of PWRDN\# is absolutely asynchronous

Note: It is not recommended to disable (CLK_IN, CLK_IN\#) input prior to assertion of PWRDN\# and operation in this mode can result in glitches and excessive frequency shifting.


Figure 7. PWRGD Assertion (Power-Down De-Assertion)

## PWRDN\# Assertion

When PWRDN\# is sampled as being asserted by two consecutive rising edges of DIF\#, all differential outputs must be tri-stated on the next DIF\# high-to-low transition.


Figure 8. PWRDN\# Assertion

## HBW_BYPASS_LBW\#

The HBW_BYPASS_LBW\# is a tri-level function input pin. It is used to select between PLL high-bandwidth, bypass mode and PLL low bandwidth. The PLL HBW, BYPASS and PLL LBW mode may be selected via writing to SMBus register or by asserting the HBW_BYPASS_LBW input pin to the appropriate level per Tāble 7.
Table 7. PLL Bandwidth and Readback

| HBW_BYPASS_LBW\# | Mode | Byte 0, <br> Bit 7 | Byte 0, <br> Bit 6 |
| :---: | :---: | :---: | :---: |
| L (Low) | LBW <br> (Low PLL <br> Bandwidth) | 0 | 0 |
| M (Mid) | BYPASS <br> (Bypass PLL) | 0 | 1 |
| H (High) | HBW <br> (High PLL <br> Bandwidth) | 1 | 1 |

SA_0, SA_1 (Address Selection)
SA_0 and SA_1 are tri-level hardware pins that can configure the MDB1900ZB to nine different addresses.

Table 8. SA_0, SA_1, and SMBus Address

| SA_1 | SA_0 | SMBus Address |
| :---: | :---: | :---: |
| $L$ | $L$ | D8 |
| $L$ | $M$ | DA |
| $L$ | $H$ | DE |
| $M$ | L | C2 |
| $M$ | H | C4 |
| $M$ | $M$ | C6 |
| $H$ | $H$ | CA |
| $H$ | CC |  |
| $H$ | $C E$ |  |

## MDB1900ZB Control Registers

## SDA, SCL (Pins 12, 13)

The serial data (SDA) and serial clock (SCL) are dedicated for SMBus application and designed for $400 \mathrm{~Kb} / \mathrm{s}$ (maximum).

The SDA and SCL pins do not have internal pull-up resistors. When the device is in power-down mode, the SDA and SCL inputs are tri-stated and all programming information is retained.

All electrical characteristics meet the standard mode specifications of the SMBus 2.0 specification. For SDA and SCL input specs, refer to the DC Electrical Characteristics.

Table 9. Byte 0: Frequency Select, Output Enable, PLL-Mode Control Register

| Bit | Description | If $\operatorname{Bit}=0$ | If Bit $=1$ | Type | Default | Pin(s) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | $\begin{gathered} \text { HBW_BYPASS_LBW\# } \\ \text { Mode 1- } \end{gathered}$ | Refer to Table 4 |  | R | Latched at Power-Up | 5 |
| 6 | $\begin{gathered} \text { HBW_BYPASS_LBW\# } \\ \text { Mode 0 } \end{gathered}$ |  |  | R | Latched at Power-Up | 5 |
| 5 | Output Enable DIF, DIF\#_18 | $\mathrm{Hi}-\mathrm{Z}$ | Enable | RW | 1 | 71, 72 |
| 4 | Output Enable DIF, DIF\#_17 | Hi-Z | Enable | RW | 1 | 69, 70 |
| 3 | Output Enable DIF, DIF\#_16 | Hi-Z | Enable | RW | 1 | 66, 67 |
| 2 | Reserved | - | - | - | - | - |
| 1 | Reserved | - | - | - | - | - |
| 0 | 100M_133M\# Frequency Select | 133.33 MHz | 100 MHz | R | Latched at Power-Up | 4 |

Table 10. Byte 1: Output Enable Control Register

| Bit | Description | If Bit = 0 | If Bit = 1 | Type | Default | Pin(s) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | Output Enable <br> DIF, DIF\#_[7] | Hi-Z | Enabled | RW | 1 | 38,39 |
| 6 | Output Enable <br> DIF, DIF\#_[6] | Hi-Z | Enabled | RW | 1 | 35,36 |
| 5 | Output Enable <br> DIF, DIF\#_[5] | Hi-Z | Enabled | RW | 1 | 32,33 |
| 4 | Output Enable <br> DIF, DIF\#_[4] | Hi-Z | Enabled | RW | 1 | 29,30 |
| 2 | Output Enable <br> DIF, DIF\#_[3] | Hi-Z | Enabled | RW | 27,28 |  |
| 1 | Output Enable <br> DIF, DIF\#_[2] | Hi-Z | Enabled | RW | 1 | 24,25 |
| 0 | Output Enable <br> DIF, DIF\#_[1] | Hi-Z | Enabled | RW | 1 | 19,20 |

Table 11. Byte 2: Output Enable Control Register

| Bit | Description | If Bit = 0 | If Bit = 1 | Type | Default | Pin(s) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | Output Enable <br> DIF, DIF\#_[15] | Hi-Z | Enabled | RW | 1 | 64,65 |
| 6 | Output Enable <br> DIF, DIF\#_[14] | Hi-Z | Enabled | RW | 1 | 61,62 |
| 5 | Output Enable <br> DIF, DIF\#_[13] | Hi-Z | Enabled | RW | 1 | 59,60 |
| 4 | Output Enable <br> DIF, DIF\#_[12] | Hi-Z | Enabled | RW | 1 | 55,56 |
| 3 | Output Enable <br> DIF, DIF\#_[11] | Hi-Z | Enabled | RW | 1 | 42,53 |
| 1 | Output Enable <br> DIF, DIF\#_[10] | Hi-Z | Enabled | RW | 1 | 49,50 |
| 0 | Output Enable <br> DIF, DIF\#_[9] | Hi-Z | Enabled | RW | 1 | 41,42 |

Table 12. Byte 3: OE\# Pin Real-time Readback Control Register

| Bit | Description | If Bit = 0 | If Bit = 1 | Type | Default | Pin(s) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | Real-Time Readback <br> of OE_12\# | OE_5\# Low | OE_5\# High | R | Real-Time | 57 |
| 6 | Real-Time Readback <br> of OE_11\# | OE_6\# Low | OE_6\# High | R | Real-Time | 54 |
| 5 | Real-Time Readback <br> of OE_10\# | OE_7\# Low | OE_7\# High | R | Real-Time | 51 |
| 4 | Real-Time Readback <br> of OE_9\# | OE_8\# Low | OE_8\# High | R | Real-Time | 48 |
| 3 | Real-Time Readback <br> of OE_8\# | OE_9\# Low | OE_9\# High | R | Real-Time | 43 |
| 2 | Real-Time Readback <br> of OE_7\# | OE_10\# Low | OE_10\# High | R | Real-Time | 40 |
| 1 | Real-Time Readback <br> of OE_6\# | OE_11\# Low | OE_11\# High | R | Real-Time | 37 |
| 0 | Real-Time Readback <br> of OE_5\# | OE_12\# Low | OE_12\# High | R | Real-Time | 34 |

Table 13. Byte 4: Reserved Control Register

| Bit | Description | If Bit = 0 | If Bit = 1 | Type | Default | Pin(s) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | Reserved | - | - | - | - | - |
| 6 | Reserved | - | - | - | - | - |
| 5 | Reserved | - | - | - | - | - |
| 4 | Reserved | - | - | - | - | - |
| 3 | Reserved | Reserved | - | - | - | - |
| 2 | Reserved | - | - | - | - | - |
| 1 | Reserved | - | - | - | - | - |
| 0 |  | - | - | - |  |  |

Table 14. Byte 5: Vendor/Revision Identification Control Register

| Bit | Description | If Bit = 0 | If Bit = 1 | Type | Default | Pin(s) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | Revision Code Bit 3 | - | - | R | Vendor Specific <br> (contact factory <br> for details) | - |
| 6 | Revision Code Bit 2 | - | - | R |  | - |
| 5 | Revision Code Bit 1 | - | - | R |  | - |
| 4 | Revision Code Bit 0 | - | - | R |  | - |
| 3 | Vendor ID Bit 3 | - | - | R | 0 | - |
| 2 | Vendor ID Bit 2 | - | - | R | 0 | - |
| 1 | Vendor ID Bit 1 | - | - | R | 1 | - |
| 0 | Vendor ID Bit 0 | - | - | R |  | - |

Table 15. Byte 6: Device ID Control Register

| Bit | Description | If $\operatorname{Bit}=\mathbf{0} \quad$ If $\operatorname{Bit}=1$ | Type | Default | Pin(s) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | Device ID 7 (MSB) | Device ID is 0xDB (Hex), or 219 (Decimal) | R | 1 | - |
| 6 | Device ID 6 |  | R | 1 | - |
| 5 | Device ID 5 |  | R | 0 | - |
| 4 | Device ID 4 |  | R | 1 | - |
| 3 | Device ID 3 |  | R | 1 | - |
| 2 | Device ID 2 |  | R | 0 | - |
| 1 | Device ID 1 |  | R | 1 | - |
| 0 | Device ID 0 |  | R | 1 | - |

## Byte 7: Byte Count Register

Writing to bits [0:4] of Byte 7 configures how many bytes will be read back.
Table 16. Byte 7: Byte Count Register

| Bit | Description | If Bit = 0 | If Bit = 1 | Type | Default | Pin(s) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | Reserved | - | - | - | - | - |
| 6 | Reserved | - | - | - | - | - |
| 5 | Reserved | - | - | - | - | - |
| 4 | BC4 | - | - | RW | 0 | - |
| 3 | BC3 | - | - | RW | 1 | - |
| 2 | BC2. | - | - | RW | 0 | - |
| 1 | BC1 | - | - | RW | 0 | - |
| 0 | BC0 | - | RW | 0 | - |  |

## Byte 8, 9, 10: Access and Controls for Optional Advanced Features

Registers 8, 9, and 10 are additional Micrel-defined registers to allow access to and control of optional advanced features. For optional features details, please see the Optional Features section.

Optional advanced features use a two level read or write access, wherein the first step is to enter an access code in Byte 8, followed by entering a feature's bit address in Byte 9, and then reading or writing control information in Byte 10.

## Byte 8: Advanced Features Access Register

This is a write-only register which defines the access to Register 9 and 10. When value $0 x B B\left({ }^{\prime} 1011\right.$ '1011) is written to Register 8, then Registers 9 and 10 become accessible. Otherwise, Registers 9 and 10 cannot be either read or written.

Table 17. Byte 8: Advanced Features Access Register

| Bit | Description | If Bit $=\mathbf{0}$ | If Bit = 1 | Type | Default | Pin(s) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | access[7] | - | - | W | - | - |
| 6 | access[6] | - | - | W | - | - |
| 5 | access[5] | - | - | W | - | - |
| 4 | access[4] | - | - | W | - | - |
| 3 | access[3] | access[2] | - | - | W | - |
| 2 | access[1] | - | - | W | - | - |
| 1 | access[0] | - | W | - | - |  |
| 0 |  | - | W | - | - |  |

## Byte 9: Features Bits Address Register

Each optional feature has an associate set of bits and each bit has a unique address. For details of optional features and their associated bit addresses, please see the Optional Features section. In order to access a bit, its address has to be written to Register 9.
Table 18. Byte 9. Features Bits Address Register

| Bit | Description | If Bit = 0 | If Bit = 1 | Type | Default | Pin(s) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | fbitaddr[7] | - | - | RW | - | - |
| 6 | fbitaddr[6] | - | - | RW | - | - |
| 5 | fbitaddr[5] | - | - | RW | - | - |
| 4 | fbitaddr[4] | - | - | RW | - | - |
| 3 | fbitaddr[3] | - | - | RW | - | - |
| 2 | fbitaddr[2] | fbitaddr[1] | - | - | RW | - |
| 1 | fbitaddr[0] | - | RW | - | - |  |
| 0 |  | - | RW | - | - |  |

Table 19. Byte 10: Optional Advanced Features Bits Command Register

| Bit | Description | If Bit = 0 | If Bit = 1 | Type | Default | Pin(s) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | Write Enable | - | - | W | - | - |
| 6 | Feature Bit State (Read) | - | - | R | - | - |
| 5 | Reserved | - | - | - | - | - |
| 4 | Reserved | - | - | - | - | - |
| 3 | Reserved | - | - | - | - | - |
| 2 | Reserved | - | - | - | - | - |
| 1 | Feature Bit State (Write) | - | - | W | - | - |
| 0 | Reserved | - | - | - | - | - |

## Byte 10: Features Bits Command Register

To read or write a feature bit value, first write the 10111011 access code to byte 8 followed by the feature bit address to byte 9 . The current value of the feature bit will appear in bit 6 of byte 10, where it can be read. To write the value of the feature bit, write the desired value into bit 1 of byte 10 and also set bit 7 of byte 10 to ' 1 ' to enable the writing. Next, write '0000 0000' to byte 10 to close writing before changing to another address in byte 9 .

## Feature Bit Commands

## READ: To Read a Current Feature Bit Value

1. Write '1011'1011 to Register 8 (to enable Register 9 and 10).
2. Write the feature bit address to Register 9 .
3. Read Register 10, the feature bit state is available in bit 6 of register 10 .

## Example 1

To read the LSB of the delay on CLK_IN path (delay_clkin[0], Address 132):

1. Write ' 1011 ' 1011 to Register 8 (to enable Register 9 and 10).
2. Write ' 1000 '0100 to Register 9 (Address 132).
3. Read Register 10, Bit 6 for the value of delay_clkin[0].

## Example 2

To read the MSB of output0 (Out0trim[3], Address 143, Default 1):

1. Write ' 1011 '1011 to Register 8 (to enable Register 9 and 10).
2. Write ' 1000 ' 1111 to Register 9 (Address 143).
3. Read Register 10, Bit 6 for the value of OutOtrim[3].

## WRITE: To change the Value of a Feature Bit

1. Write '1011'1011 to Register 8 (to enable Register 9 and 10).
2. Write the feature bit address to Register 9.
3. Write '1000'00s0 to Register 10, where $s$ is the feature bit value ( 0 ' or ' 1 ').
4. Write ' 0000 ' 0000 to Register 10 to close the write command.

## Example 1

To set (write) the LSB of the delay on CLK_IN path to 1 (delay_clkin[0], Address 132):

1. Write '1011'1011 to Register 8 (to enable Register 9 and 10).
2. Write ‘ 1000 ’0000 to Register 9 (Address 132).
3. Write ' 1000 '0010 to Register 10 for delay_clkin[0]=1 or ' 1000 '0000 for delay_clkin[0]=0.
4. Write ' 0000 ’ 0000 to Register 10.

## Example 2

To set (write) the MSB of output0 to 0 (OutOtrim[3], Address 143, Default 1).

1. Write '1011'1011 to Register 8 (to enable Register 9 and 10).
2. Write ' 1000 ' 1111 to Register 9 (Address 143).
3. Write ' 1000 ' 0010 to register 10 for OutOtrim[3]=1 or ' 1000 '0000 for OutOtrim[3]=0.
4. Write ‘ 0000 ’ 0000 to Register 10.


Figure 9. Buffer Power-Up State Diagram

Table 20. Buffer Power-Up State Machine

| State | Description |
| :---: | :--- |
| 0 | Buffer power off. |
| 1 | After supply is detected to rise above $1.8 \mathrm{~V}-2.0 \mathrm{~V}$, the buffer enters (state 1) and initiates (>0.25ms - 0.3ms) delay. |
| 2 | Buffer waits for a valid (CLK_IN, CLK_IN\#) and PWRDN\# de-assertion. |
| 3 | After the PLL locked to input reference (CLK_IN, CLK_IN\#), the buffer enters (State 3) and enables all outputs for normal <br> operation. <br> The total power-up latency is < 1.8ms (assuming a valid clock is present on (CLK_IN, CLK_IN\#) input. <br> If power is valid and PWRDN\# is de-asserted but no input (CLK_IN, CLK_IN\#), therefore all DIF,DIF\#_[18:0] remain <br> disabled. Only after input clock is detected, valid power, PWRDN\# de-asserted with the PLL locked/stable and the DIF, <br> DIF\# are enabled. |

## Optional Features

The MDB1900ZB is 100\% compatible with the Intel DB1900Z specification document and can be used in any application where that part is called for. However, Micrel has made available optional features that are largely enabled through three additional registers (Registers 8, 9, and 10). These optional features allow for significant power savings and for coping with PCB manufacturing variability.

### 2.5V Operation

In addition to the 3.3 V ( $\pm 5 \%$ ) operation voltage called for by the Intel specification, the MDB1900ZB supports 2.5 V ( $\pm 5 \%$ ) operation voltage. No changes to registers or power supply filtering components are required to use this feature. Simply connect a 2.5 V supply where the 3.3 V supply is specified and the part will continue to work correctly, including all output voltages and levels. Switching to 2.5 V from 3.3 V will save approximately $25 \%$ in total power dissipation for this part.

## Zero Delay Optimization

The MDB1900ZB has excellent zero delay characteristics that are far better than required by the Intel specification. However, the exact value of the zero delay is partially dependent on the external feedback path and this can vary with the PCB board design and with manufacturing variations in the PCB. To compensate for errors in the PCB design or to relax the manufacturing tolerance required from the PCB board vendor, Micrel has provided the ability to independently add delay into either or both the CLK_IN path and the FB_IN path (see Table 21 and

Table 22).

Table 21. Feature Bit Address [135:132] $\geq$ DELAY_CLKIN[3:0]

| DELAY_CLKIN[3:0] | Additional Delay in CLK_IN Path <br> (Typical Value with Respect to Default) | Unit |
| :---: | :---: | :---: |
| $‘ 0000$ (Default) | - | ps |
| $‘ 0001$ | 18 | ps |
| $‘ 0010$ | 29 | ps |
| $‘ 0011$ | 50 | ps |
| $' 0100$ | 68 | ps |
| $' 0101$ | 88 | ps |
| $' 0110$ | 101 | ps |
| $' 0111$ | 121 | ps |
| $' 1000$ | 141 | ps |
|  | 163 | ps |

Table 22. Feature Bit Address [139:136] $\geq$ DELAY_FB[3:0]

| DELAY_FB[3:0] | Additional Delay in FB_IN Path <br> (Typical Value with Respect to Default) | Unit |
| :---: | :---: | :---: |
| $‘ 0000$ (Default) | - | ps |
| $' 0001$ | 18 | ps |
| $' 0010$ | 29 | ps |
| $' 0011$ | 50 | ps |
| $' 0100$ | 68 | ps |
| $' 0101$ | 88 | ps |
| $' 0110$ | 101 | ps |
| $' 0111$ | 121 | ps |
| $' 1000$ | 141 | ps |
| 1001 | 163 | ps |

## Input Signal Pin Capacitance

The zero delay value is defined not only by the external feedback path but also by the input pin capacitance driven by that feedback path. The input pin capacitance is allowed by the Intel specification to be within a fairly broad range. The Micrel part is always within the low end of the allowed range ensuring a low capacitive load and sharp edge rates. However, the user can adjust the MDB1900ZB so that it presents a larger input capacitance load at CLK_IN, CLK_IN\#, FB_IN, FB_IN\#.

This feature can be used to ensure compatibility with third-party vendors who can still meet the Intel specification, but have significantly different input capacitances (see Table 23 and Table 24).

Table 23. Feature Bit Address [218:216] $\geq$ INPUT_CAP_CLKIN[2:0]

| INPUT_CAP_CLKIN[2:0] | Input Capacitance <br> (Typical Value) | Unit |
| :---: | :---: | :---: |
| '000 (Default) | 2.46 | pF |
| $' 001$ | 2.82 | pF |
| $' 010$ | 3.24 | pF |
| $' 011$ | 3.58 | pF |
| $' 100$ | 4.02 | pF |
| $' 101$ | 4.34 | pF |
| $' 110$ | 4.77 | pF |
| $' 111$ | 5.12 | pF |

Table 24. Feature Bit Address [221:219] $\geq$ INPUT_CAP_FBIN[2:0]

| INPUT_CAP_FBIN[2:0] | Input Capacitance <br> (Typical Value) | Unit |
| :---: | :---: | :---: |
| '000 (Default) | 2.46 | pF |
| $' 001$ | 2.82 | pF |
| $' 010$ | 3.24 | pF |
| $' 011$ | 3.58 | pF |
| $' 100$ | 4.02 | pF |
| $' 101$ | 4.34 | pF |
| $' 110$ | 4.77 | pF |
| $' 111$ | 5.12 | pF |

## Bypass Delay

The Intel specification calls for a fairly long delay of 2.5 ns when the PLL is in bypass mode. The MDB1900ZB fully meets this specification in default mode. However, if the user wishes to have a much shorter bypass delay of 0.9 ns this feature can be enabled.

## Output Drive Levels

The Intel specification calls for very specific current drive levels on each of the HCSL outputs based on whether the part is driving $85 \Omega$ traces or $100 \Omega$ traces.

The specification calls for all enabled outputs to drive at the same current level. However, the MDB1900ZB allows the user to independently control the current drive to each output. This feature can be used to selectively save power on lightly loaded or short traces where $\mathrm{V}_{\mathrm{OH}}, \mathrm{V}_{\mathrm{OL}}$ and edge rate can readily be met with reduced current without impacting other traces.

Table 25. Feature Bit Address [222] $\geq$ DELAY_BYPASS

| Delay Bypass | Input-to-Output Delay - PLL Bypass Mode <br> (Typical Value) | Unit |
| :---: | :---: | :---: |
| '0 (Default) | 2.5 | ns |
| ' 1 | 0.9 | ns |

Table 26. Feature Bit Address [215:140] $\geq$ Output Drive Level

| Output | Feature Bit Address | Feature Bits |
| :---: | :--- | :--- |
| 0 | Address[143:140] | Out0trim[3:0] |
| 1 | Address[147:144] | Out1trim[3:0] |
| 2 | Address[151:148] | Out2trim[3:0] |
| 3 | Address[155:152] | Out3trim[3:0] |
| 4 | Address[159:156] | Out4trim[3:0] |
| 5 | Address[163:160] | Out5trim[3:0] |
| 6 | Address[167:164] | Out6trim[3:0] |
| 7 | Address[171:168] | Out7trim[3:0] |
| 8 | Address[175:172] | Out8trim[3:0] |
| 9 | Address[179:176] | Out9trim[3:0] |
| 10 | Address[183:180] | Out10trim[3:0] |
| 11 | Address[187:184] | Out11trim[3:0] |
| 12 | Address[191:188] | Out12trim[3:0] |
| 13 | Address[195:192] | Out13trim[3:0] |
| 14 | Address[199:196] | Out14trim[3:0] |
| 15 | Address[203:200] | Out15trim[3:0] |
| 16 | Address[207:204] | Out16trim[3:0] |
| 17 | Address[211:208] | Out17trim[3:0] |
| 18 | Address[215:212] | Out18trim[3:0] |

Table 27. Output Drive Level, Output Trim Feature Bits Definition (also refer to Table 26)

| Output Trim Feature Bits [3:0] | Output Drive Level (Relative to Default) | Output Current $100 \Omega$ Loads (mA) | Output Current $85 \Omega$ Loads (mA) |
| :---: | :---: | :---: | :---: |
| '0000 (Default) | 100\% | 14.0 | 16.0 |
| '0001 | 90\% | 12.6 | 14.4 |
| '0011 | 80\% | 11.2 | 12.8 |
| '0100 | 70\% | 9.8 | 11.2 |
| '0110 | 60\% | 8.4 | 9.6 |
| '0111 | 50\% | 7.0 | 8.0 |
| '1010 | 40\% | 5.6 | 6.4 |
| '1011 | 30\% | 4.2 | 4.8 |
| '1100 | 20\% | 2.8 | 3.2 |
| '1110 | 10\% | 1.4 | 1.6 |
| '1111 | 0\% | 0.0 | 0.0 |

## Example of Setting Output 1 to 60\% Strength (change from default 100\%)

Feature Bits: out1trim[3:0], address[147:144]
In order to set output1 to $60 \%$ strength, out1trim[3:0] needs to be ' 0110 . Therefore, feature bits 145 and 146 need to be inverted:

1. Write '1011'1011 to Register 8 (to enable Register 9 and 10)
2. Write ' 1001 '0001 to Register 9 (Feature Bit 145)
3. Write ' 1000 ' 0010 to Register 10 (set Feature Bit 145 to 1 )
4. Write ' 0000 ' 0000 to Register 10
5. Write ' 1001 '0010 to Register 9 (Feature Bit 146)
6. Write ' 1000 ' 0010 to Register 10 (set Feature Bit 146 to 1 )
7. Write ' 0000 ’ 0000 to Register 10

## Package Information and Recommended Land Pattern ${ }^{(41)}$



```
NOTE:
1. MAX PACKAGE WARPAGE IS 0.05 mm .
2. MAX ALLOWABLE BURR IS 0.076 mm IN ALL DIRECTIONS.
3. PIN \#1 IS ON TOP WILL BE LASER MARK.
4. RED CIRCLES IN LAND PATTERN INDICATES THERMAL VIA. SIZE SHOULD BE 0.30-0.3mm IN DIAMETER AND SHOULD BE CONNECTED TO GND FOR MAX THERMAL PERFORMANCE. 1.OMM PITCH
5. GREEN RECTANGLES (SHADED AREA) REPRESENT SOLDER STENCIL OPENING ON EXPOSED PAD AREA. RECOMMENDED SIZE IS 1.0 x 1.0 mm , SPACING IS 0.25 mm .
```


## Note:

41. Package information is correct as of the publication date. For updates and most current information, go to: www.micrel.com.

## MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA <br> TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel, Inc. is a leading global manufacturer of IC solutions for the worldwide high-performance linear and power, LAN, and timing \& communications markets. The Company's products include advanced mixed-signal, analog \& power semiconductors; high-performance communication, clock management, MEMs-based clock oscillators \& crystal-less clock generators, Ethernet switches, and physical layer transceiver ICs. Company customers include leading manufacturers of enterprise, consumer, industrial, mobile, telecommunications, automotive, and computer products. Corporation headquarters and state-of-the-art wafer fabrication facilities are located in San Jose, CA, with regional sales and support offices and advanced technology design centers situated throughout the Americas, Europe, and Asia. Additionally, the Company maintains an extensive network of distributors and reps worldwide.

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this datasheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.
© 2014 Micrel, Incorporated.


[^0]:    Intel is a registered trademark of Intel Corporation.

