

1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任 何异议请及时告之,我们将妥善解决。

本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。

3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。

4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.

2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.

3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.

4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".

# Low Voltage/Low Skew, 1:4 PCI/PCI-X Zero Delay Clock Generator

### DATA SHEET

### **GENERAL DESCRIPTION**

The 87604I is a 1:4 PCI/PCI-X Clock Generator. The 87604I has a selectable REF\_IN or crystal input. The REF\_IN input accepts LVCMOS or LVTTL input levels. The 87604I has a fully integrated PLL along with frequency configurable clock and feedback outputs for multiply-ing and regenerating clocks with "zero delay". The PLL's VCO has an operating range of 250MHz - 500MHz, allowing this device to be used in a variety of general purpose clocking applications. For PCI/PCI-X applications in particular, the VCO frequency should be set to 400MHz. This can be accomplished by supplying 33.33MHz, 25MHz, 20MHz, or 16.66MHz on the reference clock or crystal input and by selecting  $\div$ 12,  $\div$ 16,  $\div$ 20, or  $\div$ 24, respectively as the feedback divide value. The divider on the output bank can then be configured to generate 33.33MHz ( $\div$ 12), 66.66MHz ( $\div$ 6), 100MHz ( $\div$ 4), or 133.33MHz ( $\div$ 3).

The 87604I is characterized to operate with its core supply at 3.3V and the bank supply at 3.3V or 2.5V. The 87604I is packaged in a small 6.1mm x 9.7mm TSSOP body, making it ideal for use in space-constrained applications.

### FEATURES

- Fully integrated PLL
- Four LVCMOS/LVTTL outputs, 15Ω typical output impedance
- Selectable crystal oscillator interface or LVCMOS/LVTTL REF\_IN clock input
- Maximum output frequency: 166.67MHz
- Maximum crystal input frequency: 38MHz
- Maximum REF\_IN input frequency: 41.67MHz
- Individual banks with selectable output dividers for generating 33.333MHz, 66.66MHz, 100MHz and 133.333MHz
- Separate feedback control for generating PCI / PCI-X frequencies from a 16.66MHz or 20MHz crystal, or 25MHz or 33.33MHz reference frequency
- VCO range: 250MHz to 500MHz
- Cycle-to-cycle jitter: 120ps (maximum)
- Period jitter, RMS: 20ps (maximum)
- Output skew: 65ps (maximum)
- Static phase offset: 160ps ± 160ps
- Voltage Supply Modes:
- 3.3/3.3/3.3
- 3.3/3.3/2.5
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) package

### **PIN ASSIGNMENT**

| V <b>–</b> |    |    |            |
|------------|----|----|------------|
|            | 1  | 28 | FRDIV_SEL1 |
| FB_IN 🗖    | 2  | 27 | FBDIV_SEL0 |
| GND 🗖      | 3  | 26 | DIV_SEL1   |
| FB_OUT 🗖   | 4  | 25 | DIV_SEL0   |
| REF_OUT    | 5  | 24 | nc         |
| Vddo 🗖     | 6  | 23 | ] MR       |
| Q3 🗖       | 7  | 22 | nc         |
| Q2 🗖       | 8  | 21 | GND        |
| GND 🗖      | 9  | 20 | GND        |
| Q1 🗖       | 10 | 19 | nc         |
| Q0 🗖       | 11 | 18 | REF_IN     |
| Vddo 🗖     | 12 | 17 | XTAL_OUT   |
| PLL_SEL 🗖  | 13 | 16 | XTAL_IN    |
| Vdda 🗖     | 14 | 15 | XTAL_SEL   |

87604I

28-Lead TSSOP, 240MIL 6.1mm x 9.7mm x 0.92mm body package G Package Top View

# BLOCK DIAGRAM



#### TABLE 1. PIN DESCRIPTIONS

| Number          | Name                      | T      | уре      | Description                                                                                                                                                                                                |
|-----------------|---------------------------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1               | V                         | Power  |          | Core supply pin.                                                                                                                                                                                           |
| 2               | FB_IN                     | Input  | Pulldown | Feedback input to phase detector for generating clocks with<br>"zero delay". LVCMOS / LVTTL interface levels.                                                                                              |
| 3, 9, 20, 21    | GND                       | Power  |          | Power supply ground.                                                                                                                                                                                       |
| 4               | FB_OUT                    | Output |          | Feedback output. Connect to FB_IN. LVCMOS / LVTTL interface levels.                                                                                                                                        |
| 5               | REF_OUT                   | Output |          | Reference clock output. LVCMOS / LVTTL interface levels.                                                                                                                                                   |
| 6, 12           | V                         | Power  |          | Output supply pin                                                                                                                                                                                          |
| 7, 8,<br>10, 11 | Q3, Q2,<br>Q1, Q0         | Output |          | Clock outputs. 15 $\Omega$ typical output impedance.<br>LVCMOS / LVTTL interface levels.                                                                                                                   |
| 13              | PLL_SEL                   | Input  | Pullup   | Selects between PLL and bypass mode. When HIGH, selects PLL.<br>When LOW, selects reference clock. LVCMOS / LVTTL interface levels.                                                                        |
| 14              | V                         | Power  |          | Analog supply pin. See Applications Note for filtering.                                                                                                                                                    |
| 15              | XTAL_SEL                  | Input  | Pullup   | Selects between crystal oscillator or reference clock as the PLL reference source. Selects XTAL inputs when HIGH. Selects REF_IN when LOW. LVCMOS / LVTTL interface levels.                                |
| 16,<br>17       | XTAL_IN,<br>XTAL_OUT      | Input  |          | Crystal oscillator interface. XTAL_IN is the input.<br>XTAL_OUT is the output.                                                                                                                             |
| 18              | REF_IN                    | Input  | Pulldown | Reference clock input. LVCMOS / LVTTL interface levels.                                                                                                                                                    |
| 19, 22, 24      | nc                        | Unused |          | No connect.                                                                                                                                                                                                |
| 23              | MR                        | Input  | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the outputs go low. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS / LVTTL interface levels. |
| 25,<br>26       | DIV_SEL0,<br>DIV_SEL1     | Input  | Pulldown | Selects divide value for clock outputs as described in Table 3.<br>LVCMOS / LVTTL interface levels.                                                                                                        |
| 27,<br>28       | FBDIV_SEL0,<br>FBDIV_SEL1 | Input  | Pulldown | Selects divide value for reference clock output and feedback output.<br>LVCMOS / LVTTL interface levels.                                                                                                   |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### TABLE 2. PIN CHARACTERISTICS

| Symbol           | Parameter                     | Test Conditions                                         | Minimum | Typical | Maximum | Units |
|------------------|-------------------------------|---------------------------------------------------------|---------|---------|---------|-------|
| C N              | Input Capacitance             |                                                         |         | 4       |         | рF    |
| R                | Input Pullup Resistor         |                                                         |         |         | 51      | kΩ    |
|                  | Input Pulldown Resistor       |                                                         |         |         | 51      | kΩ    |
| C                | Power Dissipation Capacitance | $V_{dd}$ , $V_{dda}$ , $V_{ddo}$ = 3.465V               |         |         | 9       | рF    |
| PD               | (per output); NOTE 1          | $V_{_{DD}}, V_{_{DDA}} = 3.465 V; V_{_{DDO}} = 2.625 V$ |         |         | 11      | рF    |
| R <sub>out</sub> | Output Impedance              |                                                         |         | 15      |         | Ω     |

TABLE 3A. OUTPUT CONTROL PIN FUNCTION TABLE

| Inputs |        | Outputs         |  |  |  |
|--------|--------|-----------------|--|--|--|
| MR     | Q0:Q3  | FB_OUT, REF_OUT |  |  |  |
| 1      | LOW    | LOW             |  |  |  |
| 0      | Active | Active          |  |  |  |

#### TABLE 3B. OPERATING MODE FUNCTION TABLE

| Inputs  | Operating Mode |  |  |  |  |
|---------|----------------|--|--|--|--|
| PLL_SEL |                |  |  |  |  |
| 0       | Bypass         |  |  |  |  |
| 1       | PLL            |  |  |  |  |

#### TABLE 3C. PLL INPUT FUNCTION TABLE

| Inputs   |                 |  |  |
|----------|-----------------|--|--|
| XTAL_SEL | PLL Input       |  |  |
| 0        | REF_IN          |  |  |
| 1        | XTAL Oscillator |  |  |

#### TABLE 3D. CONTROL FUNCTION TABLE

| Inputs     |            |          |          |                                       |           | Outputs        |                 |
|------------|------------|----------|----------|---------------------------------------|-----------|----------------|-----------------|
|            |            | inputs   |          |                                       | PLL_SEL=1 | Frequ          | ency            |
| FBDIV_SEL1 | FBDIV_SEL0 | DIV_SEL1 | DIV_SEL0 | Reference<br>Frequency<br>Range (MHz) | Q0:Q3     | Q0:Q3 (MHz)    | FB_OUT<br>(MHz) |
| 0          | 0          | 0        | 0        | 16.67 - 41.67                         | x 4       | 66.68 - 166.68 | 16.67 - 41.67   |
| 0          | 0          | 0        | 1        | 16.67 - 41.67                         | x 3       | 50 - 125       | 16.67 - 41.67   |
| 0          | 0          | 1        | 0        | 16.67 - 41.67                         | x 2       | 33.34 - 83.34  | 16.67 - 41.67   |
| 0          | 0          | 1        | 1        | 16.67 - 41.67                         | x 1       | 16.67 - 41.67  | 16.67 - 41.67   |
| 0          | 1          | 0        | 0        | 12.5 - 31.25                          | x 5.33    | 66.63 - 166.56 | 12.5 - 31.25    |
| 0          | 1          | 0        | 1        | 12.5 - 31.25                          | x 4       | 50 - 125       | 12.5 - 31.25    |
| 0          | 1          | 1        | 0        | 12.5 - 31.25                          | x 2.667   | 33.34 - 83.34  | 12.5 - 31.25    |
| 0          | 1          | 1        | 1        | 12.5 - 31.25                          | x 1.33    | 16.63 - 41.56  | 12.5 - 31.25    |
| 1          | 0          | 0        | 0        | 10 - 25                               | x 6.667   | 66.67 - 166.68 | 10 - 25         |
| 1          | 0          | 0        | 1        | 10 - 25                               | x 5       | 50 - 125       | 10 - 25         |
| 1          | 0          | 1        | 0        | 10 - 25                               | x 3.33    | 33.30 - 83.25  | 10 - 25         |
| 1          | 0          | 1        | 1        | 10 - 25                               | x 1.66    | 16.60 - 41.50  | 10 - 25         |
| 1          | 1          | 0        | 0        | 8.33 - 20.83                          | x 8       | 66.64 - 166.64 | 8.33 - 20.83    |
| 1          | 1          | 0        | 1        | 8.33 - 20.83                          | x 6       | 50 - 125       | 8.33 - 20.83    |
| 1          | 1          | 1        | 0        | 8.33 - 20.83                          | x 4       | 33.32 - 83.32  | 8.33 - 20.83    |
| 1          | 1          | 1        | 1        | 8.33 - 20.83                          | x 2       | 16.66 - 41.66  | 8.33 - 20.83    |

NOTE: VCO frequency range for all configurations above is 250MHz to 500MHz.

#### ABSOLUTE MAXIMUM RATINGS

| Supply Voltage, $V_{dd}$                                    | 4.6V                                                                            |
|-------------------------------------------------------------|---------------------------------------------------------------------------------|
| Inputs, V<br>XTAL_IN<br>Other Inputs                        | 0V to V $_{\scriptscriptstyle DD}$ -0.5V to V $_{\scriptscriptstyle DD}$ + 0.5V |
| Outputs, $V_{o}$                                            | -0.5V to $V_{_{DDO}}$ + 0.5V                                                    |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{_{JA}}}$ | 64.5°C/W (0 mps)                                                                |
| Storage Temperature, T                                      | -65°C to 150°C                                                                  |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

#### **TABLE 4A. Power Supply DC Characteristics,** $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDO} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $TA = -40^{\circ}C$ to $85^{\circ}C$

| Symbol          | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub> | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
|                 | Analog Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| V               | Output Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
|                 | Power Supply Current  |                 |         |         | 185     | mA    |
|                 | Analog Supply Current |                 |         |         | 15      | mA    |
|                 | Output Supply Current |                 |         |         | 20      | mA    |

#### **TABLE 4B. LVCMOS/LVTTL DC Characteristics,** $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDD} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $T_{A} = -40^{\circ}$ C to $85^{\circ}$ C

| Symbol          | Parameter             |                                                                                | Test Conditions            | Minimum                                                                                                                                                                      | Typical | Maximum | Units |
|-----------------|-----------------------|--------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|-------|
| V <sub>IH</sub> | Input<br>High Voltage | MR, DIV_SEL0, DIV_SEL1,<br>FBDIV_SEL0, FBDIV_SEL1,<br>XTAL_SEL, FB_IN, PLL_SEL |                            | 2                                                                                                                                                                            |         | V + 0.3 | V     |
|                 |                       | REF_IN                                                                         |                            | Conditions Minimum Typical Maximum   2 V + 0.3 V + 0.3 2 V + 0.3   2 V + 0.3 0.8 0.8 0.8   -0.3 -0.3 1.3 150   V = 3.465V 5 5 5   -150 -150 0.8 150   V = 3.465V 2.6 0.5 0.5 | V       |         |       |
| V <sub>IL</sub> | Input<br>Low Voltage  | MR, DIV_SEL0, DIV_SEL1,<br>FBDIV_SEL0, FBDIV_SEL1,<br>XTAL_SEL, FB_IN, PLL_SEL |                            | -0.3                                                                                                                                                                         |         | 0.8     | V     |
|                 |                       | REF_IN                                                                         |                            | -0.3                                                                                                                                                                         |         | 1.3     | V     |
| I III           | Input<br>High Current | DIV_SEL0, DIV_SEL1, FB-<br>DIV_SEL0, FBDIV_SEL1, MR,<br>FB_IN                  | V =V = 3.465V              |                                                                                                                                                                              |         | 150     | μA    |
|                 |                       | XTAL_SEL, PLL_SEL                                                              | V =V = 3.465V              |                                                                                                                                                                              |         | 5       | μA    |
| 1               | Input                 | DIV_ SEL0, DIV_SEL1, FB-<br>DIV_SEL0, FBDIV_SEL1, MR,<br>FB_IN                 |                            | -5                                                                                                                                                                           |         |         | μA    |
| IL.             | Low Current           | XTAL_SEL, PLL_SEL                                                              |                            | -150                                                                                                                                                                         |         |         | μA    |
| V               |                       |                                                                                | V =V = 3.465V              | 2.6                                                                                                                                                                          |         |         | V     |
| V <sub>он</sub> |                       | ulage, NOTE I                                                                  | V =V = 2.625V              | 1.8                                                                                                                                                                          |         |         | V     |
| V <sub>ol</sub> | Output Low Vo         | bltage; NOTE 1                                                                 | V =V = 3.465V or<br>2.625V |                                                                                                                                                                              |         | 0.5     | V     |

NOTE 1: Outputs terminated with 50 $\Omega$  to V<sub>DDO</sub>/2. See Parameter Measurement Information section,

"3.3V Output Load Test Circuit".

#### TABLE 5. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum     | Typical | Maximum | Units |
|------------------------------------|-----------------|-------------|---------|---------|-------|
| Mode of Oscillation                |                 | Fundamental |         |         |       |
| Frequency                          |                 | 10          |         | 38      | MHz   |
| Equivalent Series Resistance (ESR) |                 |             |         | 50      | Ω     |
| Shunt Capacitance                  |                 |             | 7       |         | pF    |
| Drive Level                        |                 |             |         | 1       | mW    |

#### TABLE 6. PLL INPUT REFERENCE CHARACTERISTICS, $V_{DD} = V_{DDA} = V_{DDA} = 3.3V \pm 5\%$ , TA = -40°C to 85°C

| Symbol              | Parameter           | Test Conditions | Minimum | Typical | Maximum | Units |
|---------------------|---------------------|-----------------|---------|---------|---------|-------|
| f<br><sub>BEF</sub> | Reference Frequency |                 | 8.33    |         | 41.67   | MHz   |

**TABLE 7A. AC CHARACTERISTICS,**  $V_{DD} = V_{DDA} = V_{DDA} = 3.3V \pm 5\%$ , TA = -40°C to 85°C

| Symbol                         | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|--------------------------------|----------------------------------|-----------------|---------|---------|---------|-------|
| f MAX                          | Output Frequency                 |                 |         |         | 166.67  | MHz   |
| t(Ø)                           | Static Phase Offset; NOTE 1      | FREF = 25MHz    | 0       | 160     | 325     | ps    |
| tsk(o)                         | Output Skew; NOTE 2, 5           |                 |         |         | 65      | ps    |
| tjit(cc)                       | Cycle-to-Cycle Jitter; 5         |                 |         |         | 120     | ps    |
| tjit(per)                      | Period Jitter, RMS; NOTE 3, 5, 6 |                 |         |         | 20      | ps    |
| tsl(o)                         | Slew Rate                        |                 | 1       |         | 4       | V/ns  |
| t                              | PLL Lock Time                    |                 |         |         | 10      | ms    |
| t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time            | 20% to 80%      | 200     |         | 700     | ps    |
| odc                            | Output Duty Cycle; NOTE 4        |                 | 48      |         | 52      | %     |

NOTE: All parameters measured with feedback and output dividers set to DIV by 12 unless otherwise noted.

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Defined as the time difference between the input reference clock and the average feedback input signal when the PLL is locked and the input reference frequency is stable. Measured at  $V_{p}/2$ .

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at  $V_{DDO}/2$ .

NOTE 3: Jitter performance using LVCMOS inputs.

NOTE 4: Measured using REF\_IN. For XTAL input, refer to Application Note.

NOTE 5: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 6: This parameter is defined as an RMS value.

#### **TABLE 7B. AC CHARACTERISTICS,** $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDD} = 2.5V \pm 5\%$ , TA = -40°C to 85°C

| Symbol                         | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|--------------------------------|----------------------------------|-----------------|---------|---------|---------|-------|
| f <sub>_MAX</sub>              | Output Frequency                 |                 |         |         | 166.67  | MHz   |
| t(Ø)                           | Static Phase Offset; NOTE 1      | FREF = 25MHz    | -365    | -105    | 160     | ps    |
| tsk(o)                         | Output Skew; NOTE 2, 5           |                 |         |         | 50      | ps    |
| tjit(cc)                       | Cycle-to-Cycle Jitter; 5         |                 |         |         | 170     | ps    |
| tjit(per)                      | Period Jitter, RMS; NOTE 3, 5, 6 |                 |         |         | 20      | ps    |
| tsl(o)                         | Slew Rate                        |                 | 1       |         | 4       | V/ns  |
| t                              | PLL Lock Time                    |                 |         |         | 10      | ms    |
| t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time            | 20% to 80%      | 200     |         | 700     | ps    |
| odc                            | Output Duty Cycle; NOTE 4        |                 | 48      |         | 52      | %     |

See Table 7A for notes.

# PARAMETER MEASUREMENT INFORMATION



# **APPLICATION** INFORMATION

#### Power Supply Filtering Techniques

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 87604I provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{_{DD}}$ ,  $V_{_{DDA}}$ , and  $V_{_{DDO}}$  should be individually connected to the power supply plane through vias, and  $0.01\mu$ F bypass capacitors should be used for each pin. *Figure 1* illustrates this for a generic  $V_{_{DD}}$  pin and also shows that  $V_{_{DDA}}$  requires that an additional10 $\Omega$  resistor along with a 10 $\mu$ F bypass capacitor be connected to the V\_{\_{DDA}} pin. The 10 $\Omega$  resistor can also be replaced by a ferrite bead.



FIGURE 1. POWER SUPPLY FILTERING

#### **RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS**

#### **INPUTS:**

#### **CRYSTAL INPUT**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from XTAL\_IN to ground.

#### **REF\_CLK** INPUT

For applications not requiring the use of the reference clock, it can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from the REF\_CLK to ground.

#### LVCMOS CONTROL PINS

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### OUTPUTS: LVCMOS OUTPUTS

All unused LVCMOS output can be left floating. There should be no trace attached.

#### **CRYSTAL INPUT INTERFACE**

The 87604I has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 2* below were determined using a 25MHz, 18pF parallel resonant crystal and were chosen to minimize the frequency ppm error. The optimum C1 and C2 values can be slightly adjusted for optimum frequency accuracy.



FIGURE 2. CRYSTAL INPUT INTERFACE

#### **OVERDRIVING THE CRYSTAL INTERFACE**

The XTAL\_IN input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XTAL\_OUT pin can be left floating. The amplitude of the input signal should be between 500mV and 1.8V and the slew rate should not be less than .2V/nS. For 3.3V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. *Figure 3A* shows an example of the interface diagram for a high speed 3.3V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the

signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most 50 applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and changing R2 to  $50\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. Figure 2 shows an example of the interface diagram for an LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XTAL\_IN input. It is recommended that all components in the schematics be placed in the layout. Though some components might not be used, they can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a quartz crystal as the input.



FIGURE 3A. GENERAL DIAGRAM FOR LVCMOS DRIVER TO XTAL INPUT INTERFACE



FIGURE 3B. GENERAL DIAGRAM FOR LVPECL DRIVER TO XTAL INPUT INTERFACE

#### SCHEMATIC EXAMPLE

*Figure 4* shows a schematic example of the 87604I. Series termination is shown in this schematic. Additional LVCMOS termination approaches are shown in the LVCMOS Termination Application Note. In this example, an 18 pF parallel resonant 25MHz crystal is used. The C1=22pF and C2=22pF are recommended for frequency accuracy.

For different board layout, the C1 and C2 values may be slightly adjusted for optimizing frequency accuracy. The logic control inputs are either pull up or pull down depending on the application requirement. If there is space available, it is recommended to provide spare footprints as shown in the schematic for flexibility of choosing pull up or pull down.



FIGURE 4. ICS87604I SCHEMATIC EXAMPLE

# **R**ELIABILITY INFORMATION

# TABLE 8. $\boldsymbol{\theta}_{_{JA}} \text{vs.}$ Air Flow Table for 28 Lead TSSOP

| θ <sub>JA</sub> by Velocity (Linear Feet per Minute) |          |          |          |  |  |  |  |
|------------------------------------------------------|----------|----------|----------|--|--|--|--|
|                                                      | 0        | 1        | 2.5      |  |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards          | 64.5°C/W | 60.4°C/W | 58.5°C/W |  |  |  |  |
|                                                      |          |          |          |  |  |  |  |

#### TRANSISTOR COUNT

The transistor count for 87604I is: 5495

# PACKAGE OUTLINE AND PACKAGE DIMENSIONS

PACKAGE OUTLINE - G SUFFIX FOR 28 LEAD TSSOP



#### TABLE 9. PACKAGE DIMENSIONS

| 0///201 | Millimeters |         |  |  |
|---------|-------------|---------|--|--|
| SYMBOL  | Minimum     | Maximum |  |  |
| Ν       | 2           | 8       |  |  |
| А       |             | 1.20    |  |  |
| A1      | 0.05        | 0.15    |  |  |
| A2      | 0.80        | 1.05    |  |  |
| b       | 0.19        | 0.30    |  |  |
| с       | 0.09        | 0.20    |  |  |
| D       | 9.60        | 9.80    |  |  |
| E       | 8.10 BASIC  |         |  |  |
| E1      | 6.00        | 6.20    |  |  |
| е       | 0.65 BASIC  |         |  |  |
| L       | 0.45        | 0.75    |  |  |
| α       | 0°          | 8°      |  |  |
| aaa     |             | 0.10    |  |  |

Reference Document: JEDEC Publication 95, MO-153

#### TABLE 10. ORDERING INFORMATION

| Part/Order Number | Marking       | Package                   | Shipping Packaging | Temperature   |
|-------------------|---------------|---------------------------|--------------------|---------------|
| 87604AGILF        | ICS87604AGILF | 28 Lead "Lead-Free" TSSOP | tube               | -40°C to 85°C |
| 87604AGILFT       | ICS87604AGILF | 28 Lead "Lead-Free" TSSOP | tape & reel        | -40°C to 85°C |

NOTE: Parts that are with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

| REVISION HISTORY SHEET |           |        |                                                                                                                         |          |  |
|------------------------|-----------|--------|-------------------------------------------------------------------------------------------------------------------------|----------|--|
| Rev                    | Table     | Page   | Description of Change                                                                                                   | Date     |  |
| Α                      | T7A & T7B | 5      | AC Characteristics Tables - corrected note sequence.                                                                    | 3/18/05  |  |
| Α                      | 10        | 10     | Ordering Information Table - added marking.                                                                             | 4/12/05  |  |
|                        | TE        | 1      | Pin Assignment and General Description - corrected package dimension.                                                   |          |  |
| в                      | 15        | 6      | Updated Output Load AC Test Circuit Diagrams.                                                                           | 3/8/06   |  |
|                        |           | 8      | Application Information - added LVCMOS to XTAL Interface and Recommendations for Unused Input and Output Pins sections. | 3/0/00   |  |
|                        | Т9        | 10     | Package Dimensions - corrected "E" and "E1" dimensions.                                                                 |          |  |
| В                      | то        | 1      | Pin Assignment and General Description - corrected package dimension.                                                   | 8/18/06  |  |
|                        | 19        | 10     | Package Dimensions - corrected E and ET dimensions.                                                                     |          |  |
| В                      |           | 4<br>9 | Added Schematic Layout.                                                                                                 | 1/11/08  |  |
|                        |           | 10     | Reliability Information - updated Package Thermal Impedance.                                                            |          |  |
|                        | Τ7Λ       | 1      | Pin Assignment, corrected 173-MIL to 240-MIL.                                                                           |          |  |
| В                      | 17A       | 8      | Undated the Overdriving the Crystal Interface section                                                                   | 4/1/10   |  |
|                        | T10       | 11     | Ordering Information Table - deleted "ICS" prefix from Part/Order Number column.                                        | ., .,    |  |
|                        | T10       | 44     | Audeu new meader/Fooler in datasneet.                                                                                   |          |  |
| В                      | TIU       |        | Updated data sheet format.                                                                                              | 11/11/15 |  |



**Corporate Headquarters** 6024 Silver Creek Valley Road San Jose, California 95138

#### Sales 800-345-7015 or +408-284-8200 Fax: 408-284-2775 www.IDT.com

Technical Support email: clocks@idt.com

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.