

1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任 何异议请及时告之,我们将妥善解决。

本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。

3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。

4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.

2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.

3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.

4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".



# **General Description**

The 83948I-147 is a low skew, 1-to-12 Differential-to-LVCMOS/LVT-TL Fanout Buffer. The 83948I-147 has two selectable clock inputs. The CLK, nCLK pair can accept most standard differential input levels. The LVCMOS\_CLK can accept LVCMOS or LVTTL input levels. The low impedance LVCMOS/LVTTL outputs are designed to drive  $50\Omega$  series or parallel terminated transmission lines. The effective fanout can be increased from 12 to 24 by utilizing the ability of the outputs to drive two series terminated lines.

The 83948I-147 is characterized at full 3.3V, full 2.5V or mixed 3.3V core/2.5V output operating supply modes. Guaranteed output and part-to-part skew characteristics make the 83948I-147 ideal for those clock distribution applications demanding well defined performance and repeatability.

### **Features**

- Twelve LVCMOS/LVTTL outputs
- Selectable differential CLK/nCLK or LVCMOS/LVTTL clock input •
- CLK/nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL
- LVCMOS\_CLK supports the following input types: LVCMOS, LVTTL
- Output frequency: 350MHz
- Additive phase jitter, RMS: 0.14ps (typical)
- Output skew: 100ps (maximum), 3.3V±5%
- Part-to-part skew: 1ns (maximum), 3.3V±5%
- Operating supply modes:
- Core/Output 3.3V/3.3V 3.3V/2.5V 2.5V/2.5V
- -40°C to 85°C ambient operating temperature
- Lead-free (RoHS 6) packaging



# **Pin Assignment**



32-Lead LQFP 7mm x 7mm x 1.4mm package body Y Package **Top View** 

©2016 Integrated Device Technology, Inc

# **Pin Descriptions and Characteristics**

### Table 1. Pin Descriptions

| Number                                                 | Name                                                         | Ту     | ре       | Description                                                                                                                        |
|--------------------------------------------------------|--------------------------------------------------------------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------|
| 1                                                      | CLK_SEL                                                      | Input  | Pullup   | Clock select input. When HIGH, selects LVCMOS_CLK input.<br>When LOW, selects CLK/nCLK inputs. LVCMOS / LVTTL interface levels.    |
| 2                                                      | LVCMOS_CL<br>K                                               | Input  | Pullup   | Single-ended clock input. LVCMOS/LVTTL interface levels.                                                                           |
| 3                                                      | CLK                                                          | Input  | Pullup   | Non-inverting differential clock input.                                                                                            |
| 4                                                      | nCLK                                                         | Input  | Pulldown | Inverting differential clock input.                                                                                                |
| 5                                                      | CLK_EN                                                       | Input  | Pullup   | Clock enable pin. LVCMOS/LVTTL interface levels.                                                                                   |
| 6                                                      | OE                                                           | Input  | Pullup   | Output enable pin. When LOW, outputs are in an High-impedance state. when HIGH, outputs are active. LVCMOS/LVTTL interface levels. |
| 7                                                      | V <sub>DD</sub>                                              | Power  |          | Power supply pin.                                                                                                                  |
| 8, 12, 16,<br>20, 24, 28, 32                           | GND                                                          | Power  |          | Power supply ground.                                                                                                               |
| 9, 11, 13,<br>15, 17, 19,<br>21, 23, 25,<br>27, 29, 31 | Q11, Q10,<br>Q9, Q8, Q7,<br>Q6,<br>Q5, Q4, Q3,<br>Q2, Q1, Q0 | Output |          | Single-ended clock outputs. LVCMOS/LVTTL interface levels.                                                                         |
| 10, 14, 18,<br>22, 26, 30                              | V <sub>DDO</sub>                                             | Power  |          | Output supply pins.                                                                                                                |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### **Table 2. Pin Characteristics**

| Symbol                | Parameter                                  | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|--------------------------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance                          |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor                      |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor                    |                 |         | 51      |         | kΩ    |
| C <sub>PD</sub>       | Power Dissipation Capacitance (per output) |                 |         | 12      |         | pF    |
| R <sub>OUT</sub>      | Output Impedance                           |                 | 5       | 7       | 12      | Ω     |

### **Function Tables**

### Table 3A. Clock Select Function Table

| Control<br>Input | Clock                     |
|------------------|---------------------------|
| 0                | CLK/nCLK inputs selected  |
| 1                | LVCMOS_CLK input selected |

#### Table 3B. Clock Input Function Table

|         | Inp        | outs           |                | Outputs |                              |               |
|---------|------------|----------------|----------------|---------|------------------------------|---------------|
| CLK_SEL | LVCMOS_CLK | CLK            | nCLK           | Q[0:11] | Input to Output Mode         | Polarity      |
| 0       | _          | 0              | 1              | LOW     | Differential to Single-Ended | Non-Inverting |
| 0       | _          | 1              | 0              | HIGH    | Differential to Single-Ended | Non-Inverting |
| 0       | -          | 0              | Biased; NOTE 1 | LOW     | Single-Ended to Single-Ended | Non-Inverting |
| 0       | -          | 1              | Biased; NOTE 1 | HIGH    | Single-Ended to Single-Ended | Non-Inverting |
| 0       | -          | Biased; NOTE 1 | 0              | HIGH    | Single-Ended to Single-Ended | Inverting     |
| 0       | -          | Biased; NOTE 1 | 1              | LOW     | Single-Ended to Single-Ended | Inverting     |
| 1       | 0          | -              | -              | LOW     | Single-Ended to Single-Ended | Non-Inverting |
| 1       | 1          | -              | -              | HIGH    | Single-Ended to Single-Ended | Non-Inverting |

NOTE 1: Please refer to the Application Information Section, Wiring the Differential Input to Accept Single-ended Levels.

## **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                            | Rating                           |  |
|-------------------------------------------------|----------------------------------|--|
| Supply Voltage, V <sub>DD</sub>                 | 4.6V                             |  |
| Inputs, V <sub>I</sub>                          | -0.5V to V <sub>DD</sub> + 0.5V  |  |
| Outputs, V <sub>O</sub>                         | -0.5V to V <sub>DDO</sub> + 0.5V |  |
| Package Thermal Impedance, $\theta_{\text{JA}}$ | 73.6°C/W (0 mps)                 |  |
| Storage Temperature, T <sub>STG</sub>           | -65°C to 150°C                   |  |

# **DC Electrical Characteristics**

#### Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Power Supply Voltage  |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |         |         | 55      | mA    |

#### Table 4B. Power Supply DC Characteristics, $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol           | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-------------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Positive Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| V <sub>DDO</sub> | Output Supply Voltage   |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>DD</sub>  | Power Supply Current    |                 |         |         | 52      | mA    |

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Power Supply Voltage  |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |         |         | 55      | mA    |

#### Table 4C. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}$ C to $85^{\circ}$ C

### Table 4D. DC Characteristics, $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol           | Parameter                                  |          | Test Conditions                                  | Minimum   | Typical | Maximum                | Units |
|------------------|--------------------------------------------|----------|--------------------------------------------------|-----------|---------|------------------------|-------|
| V                | Input High Voltage                         | LVCMOS   | V <sub>DD</sub> = 3.465V                         | 2         |         | V <sub>DD</sub> + 0.3  | V     |
| V <sub>IH</sub>  | Input High Voltage                         | LVCMOS   | V <sub>DD</sub> = 2.625V                         | 1.7       |         |                        | V     |
| V                | Input Low Voltage                          | LVCMOS   | V <sub>DD</sub> = 3.465V                         | -0.3      |         | 0.8                    | V     |
| V <sub>IL</sub>  | Input Low Voltage                          | LVCMOS   | V <sub>DD</sub> = 2.625V                         | -0.3      |         | 0.7                    | V     |
| I <sub>IN</sub>  | Input Current                              | -        | $V_{IN} = V_{DD}$ or $V_{IN} = 3.465V$ or 2.625V |           |         | 300                    | μA    |
| V <sub>OH</sub>  | Output High Voltage                        |          | $V_{DDO} = 3.3V \pm 5\%$<br>$I_{OH} = -24mA$     | 2.4       |         |                        | V     |
| ∙он              | Output high voltage                        | , NOTE T | $V_{DDO} = 2.5V \pm 5\%$<br>$I_{OH} = -15mA$     | 1.8       |         |                        | v     |
|                  |                                            |          | $V_{DDO} = 3.3V \pm 5\%$<br>$I_{OL} = 24mA$      |           |         | 0.55                   | v     |
| V <sub>OL</sub>  | Output Low Voltage;                        | NOTE 1   | $V_{DDO} = 3.3V \pm 5\%$ $I_{OL} = 12mA$         |           |         | 0.30                   | V     |
|                  |                                            |          | $V_{DDO} = 2.5V \pm 5\%$<br>$I_{OL} = 15mA$      |           |         | 0.6                    | V     |
| V <sub>PP</sub>  | Peak-to-Peak Input<br>Voltage; NOTE 2      | CLK/nCLK | V <sub>DD</sub> = 3.465V or 2.625V               | 0.15      |         | 1.3                    | V     |
| V <sub>CMR</sub> | Common Mode<br>Input Voltage;<br>NOTE 2, 3 | CLK/nCLK | V <sub>DD</sub> = 3.465V or 2.625V               | GND + 0.5 |         | V <sub>DD</sub> – 0.85 | V     |

NOTE 1: Outputs capable of driving 50 $\Omega$  transmission lines terminated with 50 $\Omega$  to V<sub>DDO</sub>/2. See Parameter Measurement section, *Output* Load AC Test Circuit diagrams. NOTE 2:  $V_{IL}$  should not be less than -0.3V. NOTE 3: Common mode voltage is defined as  $V_{IH}$ .

### **AC Electrical Characteristics**

Table 5A. AC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Parameter                          | Symbol                                |                                              | Test Conditions                                      | Minimum | Typical | Maximum | Units |
|------------------------------------|---------------------------------------|----------------------------------------------|------------------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                   | Output Frequence                      | су                                           |                                                      |         |         | 350     | MHz   |
|                                    | Propagation                           | CLK/nCLK; NOTE 1                             | $f \le$ 350MHz                                       | 2       |         | 4       | ns    |
| t <sub>PD</sub>                    | Delay                                 | LVCMOS_CLK;<br>NOTE 2                        | <i>f</i> ≤ 350MHz                                    | 2       |         | 4       | ns    |
| <i>t</i> jit                       | Buffer Additive F<br>to Additive Phas | Phase Jitter, RMS; refer<br>e Jitter Section | 155.52MHz,<br>Integration Range:<br>12kHz – 20MHz    |         | 0.14    | 1       | ps    |
| <i>t</i> sk(o)                     | Output Skew; No                       | OTE 3, 7                                     | Measured on the Rising Edge<br>@ V <sub>DDO</sub> /2 |         |         | 100     | ps    |
| <i>t</i> sk(pp)                    | Part-to-Part Ske                      | w; NOTE 4, 7                                 | Measured on the Rising Edge<br>@ V <sub>DDO</sub> /2 |         |         | 1       | ns    |
| t <sub>R</sub> / t <sub>F</sub>    | Output Rise/Fall                      | Time                                         | 0.8V to 2V                                           | 0.2     |         | 1.0     | ns    |
| odc                                | Output Duty Cyc                       | le                                           | $f \leq$ 150MHz, Ref = CLK/nCLK                      | 45      | 50      | 55      | %     |
| t <sub>PZL,</sub> t <sub>PZH</sub> | Output Enable T                       | ime; NOTE 5                                  |                                                      |         |         | 5       | ns    |
| t <sub>PLZ,</sub> t <sub>PHZ</sub> | Output Disable T                      | Time; NOTE 5                                 |                                                      |         |         | 5       | ns    |
|                                    | Clock Enable                          | CLK_EN to CLK/nCLK                           |                                                      | 1       |         |         | ns    |
| t <sub>S</sub>                     | Setup Time;<br>NOTE 6                 | CLK_EN to<br>LVCMOS_CLK                      |                                                      | 0       |         |         | ns    |
|                                    | Clock Enable                          | CLK/nCLK to CLK_EN                           |                                                      | 0       |         |         | ns    |
| t <sub>H</sub>                     | Hold Time;<br>NOTE 6                  | LVCMOS_CLK to<br>CLK_EN                      |                                                      | 1       |         |         | ns    |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Measured from the differential input crossing point to  $V_{DDO}/2$  of the output.

NOTE 2: Measured from  $V_{DD}/2$  of the input to  $V_{DDO}/2$  of the output.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage and with equal load conditions. Using the same type of input on each device, the output is measured at V<sub>DDO</sub>/2.

NOTE 5: These parameters are guaranteed by characterization. Not tested in production.

NOTE 6: Setup and Hold times are relative to the rising edge of the input clock.

NOTE 7: This parameter is defined in accordance with JEDEC Standard 65.

| Parameter                          | Symbol                                |                                             | Test Conditions                                      | Minimum | Typical | Maximum | Units |
|------------------------------------|---------------------------------------|---------------------------------------------|------------------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                   | Output Frequence                      | су.                                         |                                                      |         |         | 350     | MHz   |
|                                    | Dranagation                           | CLK/nCLK; NOTE 1                            | $f \le 350 \text{MHz}$                               | 1.5     |         | 4.2     | ns    |
| t <sub>PD</sub>                    | Propagation<br>Delay                  | LVCMOS_CLK;<br>NOTE 2                       | $f \le 350 \text{MHz}$                               | 1.7     |         | 4.4     | ns    |
| <i>t</i> jit                       | Buffer Additive F<br>to Additive Phas | hase Jitter, RMS; refer<br>e Jitter Section | 155.52MHz,<br>Integration Range:<br>12kHz – 20MHz    |         | 0.14    | 1       | ps    |
| <i>t</i> sk(o)                     | Output Skew; NO                       | DTE 3, 7                                    | Measured on the Rising Edge<br>@ V <sub>DDO</sub> /2 |         |         | 160     | ps    |
| <i>t</i> sk(pp)                    | Part-to-Part Ske                      | w; NOTE 4, 7                                | Measured on the Rising Edge<br>@ V <sub>DDO</sub> /2 |         |         | 2       | ns    |
| t <sub>R</sub> / t <sub>F</sub>    | Output Rise/Fall                      | Time                                        | 0.6V to 1.8V                                         | 0.1     |         | 1.0     | ns    |
| odc                                | Output Duty Cyc                       | le                                          | $f \leq$ 150MHz, Ref = CLK/nCLK                      | 40      |         | 60      | %     |
| t <sub>PZL,</sub> t <sub>PZH</sub> | Output Enable T                       | ime; NOTE 5                                 |                                                      |         |         | 5       | ns    |
| t <sub>PLZ,</sub> t <sub>PHZ</sub> | Output Disable T                      | ime; NOTE 5                                 |                                                      |         |         | 5       | ns    |
|                                    | Clock Enable                          | CLK_EN to CLK/nCLK                          |                                                      | 1       |         |         | ns    |
| t <sub>S</sub>                     | Setup Time;<br>NOTE 6                 | CLK_EN to<br>LVCMOS_CLK                     |                                                      | 0       |         |         | ns    |
|                                    | Clock Enable                          | CLK/nCLK to CLK_EN                          |                                                      | 0       |         |         | ns    |
| t <sub>H</sub>                     | Hold Time;<br>NOTE 6                  | LVCMOS_CLK to<br>CLK_EN                     |                                                      | 1       |         |         | ns    |

#### Table 5B. AC Characteristics, $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Measured from the differential input crossing point to  $V_{\text{DDO}}/2$  of the output.

NOTE 2: Measured from  $V_{DD}/2$  of the input to  $V_{DDO}/2$  of the output.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage and with equal load conditions. Using the same type of input on each device, the output is measured at  $V_{DDO}/2$ .

NOTE 5: These parameters are guaranteed by characterization. Not tested in production.

NOTE 6: Setup and Hold times are relative to the rising edge of the input clock.

NOTE 7: This parameter is defined in accordance with JEDEC Standard 65.

| Parameter                          | Symbol                                 |                                             | Test Conditions                                      | Minimum | Typical | Maximum | Units |
|------------------------------------|----------------------------------------|---------------------------------------------|------------------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                   | Output Frequence                       | су                                          |                                                      |         |         | 350     | MHz   |
|                                    | Dranagation                            | CLK/nCLK; NOTE 1                            | $f \le 350 \text{MHz}$                               | 2       |         | 4       | ns    |
| t <sub>PD</sub>                    | Propagation<br>Delay                   | LVCMOS_CLK;<br>NOTE 2                       | $f \leq 350 \text{MHz}$                              | 2       |         | 4       | ns    |
| <i>t</i> jit                       | Buffer Additive P<br>to Additive Phase | hase Jitter, RMS; refer<br>e Jitter Section | 155.52MHz,<br>Integration Range:<br>12kHz – 20MHz    |         | 0.14    | 1       | ps    |
| <i>t</i> sk(o)                     | Output Skew; NO                        | DTE 3, 7                                    | Measured on the Rising Edge<br>@ V <sub>DDO</sub> /2 |         |         | 100     | ps    |
| <i>t</i> sk(pp)                    | Part-to-Part Skev                      | w; NOTE 4, 7                                | Measured on the Rising Edge<br>@ V <sub>DDO</sub> /2 |         |         | 1       | ns    |
| t <sub>R</sub> / t <sub>F</sub>    | Output Rise/Fall                       | Time                                        | 0.8V to 2V                                           | 0.1     |         | 1.0     | ns    |
| odc                                | Output Duty Cyc                        | le                                          | $f \leq$ 200MHz, Ref = CLK/nCLK                      | 45      |         | 55      | %     |
| t <sub>PZL,</sub> t <sub>PZH</sub> | Output Enable T                        | ime; NOTE 5                                 |                                                      |         |         | 5       | ns    |
| t <sub>PLZ,</sub> t <sub>PHZ</sub> | Output Disable T                       | ime; NOTE 5                                 |                                                      |         |         | 5       | ns    |
|                                    | Clock Enable                           | CLK_EN to CLK/nCLK                          |                                                      | 1       |         |         | ns    |
| t <sub>S</sub>                     | Setup Time;<br>NOTE 6                  | CLK_EN to<br>LVCMOS_CLK                     |                                                      | 0       |         |         | ns    |
|                                    | Clock Enable                           | CLK/nCLK to CLK_EN                          |                                                      | 0       |         |         | ns    |
| t <sub>H</sub>                     | Hold Time;<br>NOTE 6                   | LVCMOS_CLK to<br>CLK_EN                     |                                                      | 1       |         |         | ns    |

#### Table 5C. AC Characteristics, $V_{DD}$ = 3.3V ± 5%, $V_{DDO}$ = 2.5V ± 5%, $T_A$ = -40°C to 85°C

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Measured from the differential input crossing point to  $V_{DDO}/2$  of the output.

NOTE 2: Measured from  $V_{DD}/2$  of the input to  $V_{DDO}/2$  of the output.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage and with equal load conditions. Using the same type of input on each device, the output is measured at V<sub>DDO</sub>/2.

NOTE 5: These parameters are guaranteed by characterization. Not tested in production.

NOTE 6: Setup and Hold times are relative to the rising edge of the input clock.

NOTE 7: This parameter is defined in accordance with JEDEC Standard 65.

### **Additive Phase Jitter**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the

fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.

# **Parameter Measurement Information**



3.3V Core/3.3V LVCMOS Output Load AC Test Circuit



3.3V Core/2.5V LVCMOS Output Load AC Test Circuit



Part-to-Part Skew



2.5V Core/2.5V LVCMOS Output Load AC Test Circuit









# Parameter Measurement Information, continued





### 2.5V Output Rise/Fall Time







Output Duty Cycle/Pulse Width/Period

**Propagation Delay** 

# **Application Information**

### Wiring the Differential Input to Accept Single Ended Levels

*Figure 1* shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF =  $V_{DD}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and V<sub>DD</sub> = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.



Figure 1. Single-Ended Signal Driving Differential Input

### **Recommendations for Unused Input and Output Pins**

#### Inputs:

#### **CLK/nCLK Inputs**

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from CLK to ground.

#### **CLK Input**

For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from the CLK input to ground.

#### **LVCMOS Control Pins**

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

### Outputs:

#### **LVCMOS Outputs**

All unused LVCMOS output can be left floating. There should be no trace attached.

### **Differential Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both signals must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. *Figures 2A to 2F* show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the

vendor of the driver component to confirm the driver termination requirements. For example, in Figure 2A, the input termination applies for IDT open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



Figure 2A. CLK/nCLK Input Driven by an IDT Open Emitter LVHSTL Driver



Figure 2C. CLK/nCLK Input Driven by a 3.3V LVPECL Driver







Figure 2B. CLK/nCLK Input Driven by a 3.3V LVPECL Driver



Figure 2D. CLK/nCLK Input Driven by a 3.3V LVDS Driver



Figure 2F. CLK/nCLK Input Driven by a 2.5V SSTL Driver

# **Reliability Information**

### Table 6. $\theta_{\text{JA}}$ vs. Air Flow Table for a 32-Lead LQFP

| $\theta_{JA}$ vs. Air Flow                  |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 73.6°C/W | 63.9°C/W | 60.3°C/W |  |  |

### **Transistor Count**

The transistor count for 83948I-147 is: 1040 Pin compatible with the MPC9448

# Package Outline and Package Dimension

Package Outline - Y Suffix for 32-Lead LQFP



#### Table 7. Package Dimensions for 32-Lead LQFP

| JEDEC Variation: ABC - HD<br>All Dimensions in Millimeters |            |         |         |  |  |
|------------------------------------------------------------|------------|---------|---------|--|--|
| Symbol                                                     | Minimum    | Nominal | Maximum |  |  |
| N                                                          | 32         |         |         |  |  |
| A                                                          |            |         | 1.60    |  |  |
| A1                                                         | 0.05       | 0.10    | 0.15    |  |  |
| A2                                                         | 1.35       | 1.40    | 1.45    |  |  |
| b                                                          | 0.30       | 0.37    | 0.45    |  |  |
| С                                                          | 0.09       |         | 0.20    |  |  |
| D&E                                                        | 9.00 Basic |         |         |  |  |
| D1 & E1                                                    | 7.00 Basic |         |         |  |  |
| D2 & E2                                                    | 5.60 Ref.  |         |         |  |  |
| е                                                          | 0.80 Basic |         |         |  |  |
| L                                                          | 0.45       | 0.60    | 0.75    |  |  |
| θ                                                          | 0°         |         | 7°      |  |  |
| ccc                                                        | 0.10       |         |         |  |  |

Reference Document: JEDEC Publication 95, MS-026

# **Ordering Information**

### Table 8. Ordering Information

| Part/Order Number | Marking      | Package                  | Shipping Packaging | Temperature   |
|-------------------|--------------|--------------------------|--------------------|---------------|
| 83948AYI-147LF    | ICS948AI147L | "Lead-Free" 32-Lead LQFP | Tray               | -40°C to 85°C |
| 83948AYI-147LFT   | ICS948AI147L | "Lead-Free" 32-Lead LQFP | Tape & Reel        | -40°C to 85°C |

# **Revision History Sheet**

| Rev | Table            | Page                         | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                         | Date     |
|-----|------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| В   | T2               | 1<br>2<br>7                  | Features Section - added Lead-Free bullet.<br>Pin Characteristics Table - changed $C_{IN}$ from 4pF max. to 4pF typical; and<br>added 5 $\Omega$ min. and 12 $\Omega$ max to $R_{OUT}$ .<br>Updated Single Ended Signal Driving Differential Input diagram.<br>Added Recommendations for University and Output Pine                                                                                                           | 11/21/05 |
|     | Т8               | 10                           | Added <i>Recommendations for Unused Input and Output Pins.</i><br>Ordering Information Table - added lead-free part number, marking, and note.                                                                                                                                                                                                                                                                                |          |
| С   | Т5А<br>Т5В<br>Т6 | 1<br>5<br>6<br>7<br>11<br>12 | <ul> <li>Features Section - added Additive Phase Jitter bullet.</li> <li>3.3V AC Characteristics Table - added Additive Phase Jitter.</li> <li>3.3V AC Characteristics Table - added Additive Phase Jitter.</li> <li>Added Additive Phase Jitter section.</li> <li>Updated Differential Input Clock Interface section.</li> <li>Updated Reliability Information.</li> <li>Updated format throughout the datasheet.</li> </ul> | 1/15/08  |
| D   | T4C<br>T5C<br>T8 | 1<br>4<br>7<br>9<br>15       | <ul> <li>Features Section - added mix voltage to supply voltage bullet.</li> <li>Added Mix DC Characteristics Power Supply Table.</li> <li>Added Mix AC Characteristics Table.</li> <li>Parameter Measurement Information Section - added 3.3V/2.5V LVCMOS</li> <li>Output Load AC Test Circuit diagram.</li> <li>Ordering Information Table - deleted ICS prefix from Part/Order Number column.</li> </ul>                   | 4/1/09   |
| D   | T1               | 2                            | Output supply pins, Changed $V_{DD}$ to $V_{DDO}$                                                                                                                                                                                                                                                                                                                                                                             | 11/1/12  |
| D   | Т8               | 15                           | Removed leaded orderable parts from Ordering Information table                                                                                                                                                                                                                                                                                                                                                                | 11/14/12 |
| D   | Т8               | 15<br>17                     | Fixed typo: removed extra "I" from orderable part number.<br>Updated Headers and Footers.<br>Updated Contact information.                                                                                                                                                                                                                                                                                                     | 7/17/14  |
| D   |                  |                              | Removed ICS from part number where needed.<br>Updated data sheet header and footer.                                                                                                                                                                                                                                                                                                                                           | 3/30/16  |



Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 USA www.IDT.com

#### Sales

1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com/go/sales

#### Tech Support www.idt.com/go/support

DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners.

For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary.

Copyright ©2016 Integrated Device Technology, Inc. All rights reserved.