

1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任 何异议请及时告之,我们将妥善解决。

本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。

3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。

4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.

2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.

3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.

4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".

# Low Skew, 1-to-5 Differential-to-2.5V/3.3V LVPECL Fanout Buffer

### DATASHEET

853141-01

### **GENERAL DESCRIPTION**

The 85314I-01 is a low skew, high performance 1-to-5 Differential-to-2.5V/3.3V LVPECL Fanout Buffer.The 85314I-01 has two selectable clock inputs. The CLK0, nCLK0 pair can accept most standarddifferential input levels. The single-ended CLK1 can accept LVCMOS or LVTTL input levels. The clock enable is internally synchronized to eliminate runt clock pulses on the outputs during asynchronous assertion/deassertion of the clockenable pin.

Guaranteed output and part-to-part skew characteristics make the 85314I-01 ideal for those applications demanding well defined performance and repeatability.

### FEATURES

- 5 differential 2.5V/3.3V LVPECL outputs
- Selectable differential CLK0, nCLK0 or LVCMOS inputs
- CLK0, nCLK0 pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
- CLK1 can accept the following input levels: LVCMOS or LVTTL
- Maximum output frequency: 700MHz
- Translates any single-ended input signal to 3.3V LVPECL levels with resistor bias on nCLK input
- Output skew: 30ps (maximum), TSSOP package 50ps (maximum), SOIC package
- Part-to-part skew: 350ps (maximum)
- Propagation delay: 1.8ns (maximum)
- RMS phase jitter @ 155.52MHz (12kHz 20MHz): 0.05ps (typical)
- LVPECL mode operating voltage supply range:  $V_{cc} = 2.375V$  to 3.8V,  $V_{EE} = 0V$
- -40°C to 85°C ambient operating temperature
- Available in lead-free RoHS-compliant package

### **BLOCK DIAGRAM**



### **PIN ASSIGNMENT**

| Q0<br>nQ0<br>nQ1<br>nQ1<br>nQ2<br>nQ2<br>nQ3<br>nQ3<br>Q4<br>nQ4 | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10 | 19<br>18<br>17<br>16<br>15<br>14<br>13 | Vcc<br>nCLK_EN<br>Vcc<br>1 cLK1<br>1 CLK1<br>1 CLK0<br>1 nCLK0<br>1 nc<br>1 CLK_SEL<br>VEE |
|------------------------------------------------------------------|-------------------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------|
| nQ4 🗖                                                            | 10                                              | 11                                     | VEE                                                                                        |

#### 85314I-01 20-Lead TSSOP 6.5mm x 4.4mm x 0.92mm Package Body G Package Top View

85314I-01 20-Lead SOIC 7.5mm x 12.8mm x 2.3mm Package Body M Package Top View

#### TABLE 1. PIN DESCRIPTIONS

| Number | Name            | Ту     | ре       | Description                                                                                                                                                                |
|--------|-----------------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2   | Q0, nQ0         | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                         |
| 3, 4   | Q1, nQ1         | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                         |
| 5, 6   | Q2, nQ2         | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                         |
| 7, 8   | Q3, nQ3         | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                         |
| 9, 10  | Q4, nQ4         | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                         |
| 11     | V <sub>EE</sub> | Power  |          | Negative supply pin.                                                                                                                                                       |
| 12     | CLK_SEL         | Input  | Pulldown | Clock select input. When HIGH, selects CLK1 input.<br>When LOW, selects CLK0, nCLK0 inputs.<br>LVTTL / LVCMOS interface levels.                                            |
| 13, 17 | nc              | Unused |          | No connect.                                                                                                                                                                |
| 14     | nCLK0           | Input  | Pullup   | Inverting differential clock input.                                                                                                                                        |
| 15     | CLK0            | Input  | Pulldown | Non-inverting differential clock input.                                                                                                                                    |
| 16     | CLK1            | Input  | Pulldown | Clock input. LVTTL / LVCMOS interface levels.                                                                                                                              |
| 18, 20 | V <sub>cc</sub> | Power  |          | Positive supply pins.                                                                                                                                                      |
| 19     | nCLK_EN         | Input  | Pulldown | Synchronizing clock enable. When LOW, clock outputs follow clock input. When HIGH, Q outputs are forced low, nQ outputs are forced high. LVT-TL / LVCMOS interface levels. |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

TABLE 3A. CONTROL INPUT FUNCTION TABLE

|         | Inputs  | Outputs         |               |                |
|---------|---------|-----------------|---------------|----------------|
| nCLK_EN | CLK_SEL | Selected Source | Q0:Q4         | nQ0:nQ4        |
| 0       | 0       | CLK0, nCLK0     | Enabled       | Enabled        |
| 0       | 1       | CLK1            | Enabled       | Enabled        |
| 1       | 0       | CLK0, nCLK0     | Disabled; LOW | Disabled; HIGH |
| 1       | 1       | CLK1            | Disabled; LOW | Disabled; HIGH |

After nCLK\_EN switches, the clock outputs are disabled or enabled following a falling input clock edge as shown in Figure 1.

In the active mode, the state of the outputs are a function of the CLK0, nCLK0 and CLK1 inputs as described in Table 3B.



\_

| FIGURE 1. | nCLK | EN TIMING | DIAGRAM |
|-----------|------|-----------|---------|
|-----------|------|-----------|---------|

| TABLE 3B. CLOCK INPUT | FUNCTION TABLE |
|-----------------------|----------------|
|-----------------------|----------------|

| In           | puts  | Outputs |         | Input to Output Mode         | Polarity      |
|--------------|-------|---------|---------|------------------------------|---------------|
| CLK0 or CLK1 | nCLK0 | Q0:Q4   | nQ0:nQ4 |                              | Polarity      |
| 0            | 1     | LOW     | HIGH    | Differential to Differential | Non Inverting |
| 1            | 0     | HIGH    | LOW     | Differential to Differential | Non Inverting |

#### ABSOLUTE MAXIMUM RATINGS

| Supply Voltage, V <sub>cc</sub>                                           | 4.6V                                   |
|---------------------------------------------------------------------------|----------------------------------------|
| Inputs, V <sub>I</sub>                                                    | -0.5V to $V_{cc}$ + 0.5V               |
| Outputs, I <sub>o</sub><br>Continuous Current<br>Surge Current            | 50mA<br>100mA                          |
| Package Thermal Impedance, $\theta_{JA}$<br>20 Lead TSSOP<br>20 Lead SOIC | 73.2°C/W (0 lfpm)<br>46.2°C/W (0 lfpm) |
| Storage Temperature, $T_{STG}$                                            | -65°C to 150°C                         |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

#### TABLE 4A. Power Supply DC Characteristics, $V_{cc} = 2.375V$ to 3.8V, $V_{ee} = 0V$ , Ta = -40°C to $85^{\circ}C$

| Symbol          | Parameter            | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub> | Power Supply Voltage |                 | 2.375   | 3.3     | 3.8     | V     |
| I <sub>EE</sub> | Power Supply Current |                 |         |         | 80      | mA    |

#### TABLE 4B. LVCMOS / LVTTL DC CHARACTERISTICS, $V_{CC} = 2.375V$ to 3.8V, $V_{EE} = 0V$ , TA = -40°C to 85°C

| Symbol          | Parameter          |                           | Test Conditions                        | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|---------------------------|----------------------------------------|---------|---------|-----------------------|-------|
| V               | Input High Voltage | nCLK_EN, CLK_SEL          |                                        | 2       |         | V <sub>CC</sub> + 0.3 | V     |
| V <sub>IH</sub> | input nigh voltage | CLK1                      |                                        | 2       |         | V <sub>CC</sub> + 0.3 | V     |
| V               |                    | nCLK_EN, CLK_SEL          |                                        | -0.3    |         | 0.8                   | V     |
| V               | Input Low Voltage  | CLK1                      |                                        | -0.3    |         | 1.3                   | V     |
| I <sub>IH</sub> | Input High Current | CLK1,<br>CLK_SEL, nCLK_EN | $V_{IN} = V_{CC} = 3.8V$               |         |         | 150                   | μA    |
| I               | Input Low Current  | CLK1,<br>CLK_SEL, nCLK_EN | $V_{\rm CC} = 3.8 V, V_{\rm IN} = 0 V$ | -5      |         |                       | μA    |

TABLE 4C. DIFFERENTIAL DC CHARACTERISTICS,  $V_{cc} = 2.375V$  to 3.8V,  $V_{ee} = 0V$ , TA = -40°C to 85°C

| Symbol           | Parameter                               |       | Test Conditions                          | Minimum | Typical | Maximum                | Units |
|------------------|-----------------------------------------|-------|------------------------------------------|---------|---------|------------------------|-------|
|                  | Input High Current                      | nCLK0 | $V_{\rm CC} = V_{\rm IN} = 3.8V$         |         |         | 5                      | μA    |
| ΊΗ               |                                         | CLK0  | $V_{\rm CC} = V_{\rm IN} = 3.8 V$        |         |         | 150                    | μA    |
| I <sub>IL</sub>  | Input Low Current                       | nCLK0 | $V_{\rm CC} = 3.8$ V, $V_{\rm IN} = 0$ V | -150    |         |                        | μA    |
|                  |                                         | CLK0  | $V_{\rm CC} = 3.8 V, V_{\rm IN} = 0 V$   | -5      |         |                        | μA    |
| V <sub>PP</sub>  | Peak-to-Peak Input Voltage              |       |                                          | 0.15    |         | 1.3                    | V     |
| V <sub>CMR</sub> | Common Mode Input Voltage;<br>NOTE 1, 2 |       |                                          | 0.5     |         | V <sub>cc</sub> - 0.85 | V     |

NOTE 1: For single ended applications the maximum input voltage for CLK0, nCLK0 is  $V_{cc}$  + 0.3V.

NOTE 2: Common mode voltage is defined as  $V_{\mu}$ .

| Symbol             | Parameter                         | Test Conditions | Minimum               | Typical | Maximum               | Units |
|--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>cc</sub> - 1.4 |         | V <sub>cc</sub> - 0.9 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>cc</sub> - 2.0 |         | V <sub>cc</sub> - 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                   |         | 1.0                   | V     |

#### TABLE 4D. LVPECL DC CHARACTERISTICS, $V_{CC} = 2.375V$ to 3.8V, $V_{EE} = 0V$ , TA = -40°C to 85°C

NOTE 1: Outputs terminated with 50 $\Omega$  to V<sub>cc</sub> - 2V.

TABLE 5. AC CHARACTERISTICS,  $V_{cc}$  = 2.375V to 3.8V,  $V_{ee}$  = 0V, TA = -40°C to 85°C

| Symbol                          | Parameter                              |               | Test Conditions                       | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------------------|---------------|---------------------------------------|---------|---------|---------|-------|
| 4                               |                                        | CLK0, nCLK0   |                                       |         |         | 700     | MHz   |
| f <sub>MAX</sub>                | Output Frequency                       | CLK1          |                                       |         |         | 300     | MHz   |
| tjit (Ø)                        | RMS Phase Jitter (Random); NOTE 5      |               | Integration Range:<br>(12kHz - 20MHz) |         | 0.05    |         | ps    |
| tp <sub>LH</sub>                | Propagation Delay, Low to High; NOTE 1 |               |                                       | 1.0     | 1.4     | 1.8     | ns    |
| tsk(o)                          | Output Skew;<br>NOTE 3, 6              | TSSOP Package |                                       |         |         | 30      | ps    |
|                                 |                                        | SOIC Package  |                                       |         |         | 50      | ps    |
| tsk(pp)                         | Part-to-Part Skew; NOTE 4, 6           |               |                                       |         |         | 350     | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                  |               | 20% to 80%                            | 200     |         | 700     | ps    |
| odo                             | Output Duty Cycle                      | CLK0, nCLK0   | $f \le 700 \text{MHz}$                | 45      |         | 55      | %     |
| odc                             |                                        | CLK1          | $f \le 250 \text{MHz}$                | 45      |         | 55      | %     |

All parameters measured at  ${\rm f}_{\rm MAX}$  unless noted otherwise.

The cycle-to-cycle jitter on the input will equal the jitter on the output. The part does not add jitter

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Measured from V<sub>cc</sub>/2 input crossing point to the differential output crossing point.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 5: Please refer to the Phase Noise Plot.

NOTE 6: This parameter is defined in accordance with JEDEC Standard 65.



TYPICAL PHASE NOISE AT 155.52MHz

OFFSET FREQUENCY (Hz)



# **PARAMETER MEASUREMENT INFORMATION**

REVISION G 12/19/14



## **APPLICATION** INFORMATION

#### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS

*Figure 2* shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF =  $V_{cc}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio

of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{cc}$  = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.



#### **R**ECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS

#### INPUTS:

#### CLK INPUT:

For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from the CLK input to ground.

#### CLK/nCLK INPUT:

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from CLK to ground.

#### LVCMOS CONTROL PINS:

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### **O**UTPUTS:

#### LVPECL OUTPUT

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

#### DIFFERENTIAL CLOCK INPUT INTERFACE

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both V<sub>SWING</sub> and V<sub>OH</sub> must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. Figures 3A to 3E show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver



FIGURE 3A. CLK/NCLK INPUT DRIVEN BY LVHSTL DRIVER



R3 50

component to confirm the driver termination requirements. For

example in Figure 3A, the input termination applies for LVH-

STL drivers. If you are using an LVHSTL driver from another

vendor, use their termination recommendation.





FIGURE 3C. CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER



FIGURE 3E. CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE



FIGURE 3D. CLK/NCLK INPUT DRIVEN BY 3.3V LVDS DRIVER

#### **TERMINATION FOR 3.3V LVPECL OUTPUTS**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive



FIGURE 4A. LVPECL OUTPUT TERMINATION

 $50\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 4B. LVPECL OUTPUT TERMINATION

#### TERMINATION FOR 2.5V LVPECL OUTPUT

Figure 5A and Figure 5B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50 $\Omega$  to V<sub>cc</sub> - 2V. For V<sub>cc</sub> = 2.5V, the V<sub>cc</sub> - 2V is very close to



FIGURE 5A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE



FIGURE 5C. 2.5V LVPECL TERMINATION EXAMPLE

ground level. The R3 in Figure 5B can be eliminated and the termination is shown in *Figure 5C*.



FIGURE 5B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE

# Power Considerations

This section provides information on power dissipation and junction temperature for the 85314I-01. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 85314I-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{cc} = 3.8V$ , which gives worst case results. **NOTE:** Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.8V \* 80mA = 304mW
- Power (outputs)<sub>MAX</sub> = 30.2mW/Loaded Output pair
  If all outputs are loaded, the total power is 5 \* 30.2mW = 151mW

Total Power MAX (3.465V, with all outputs switching) = 304mW + 151mW = 455mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for the devices is 125°C.

The equation for Tj is as follows:  $Tj = \theta_{JA} * Pd_{total} + T_A$ 

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 66.6°C/W per Table 6A below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:  $85^{\circ}C + 0.455W * 66.6^{\circ}C/W = 115^{\circ}C$ . This is well below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

#### TABLE 6A. THERMAL RESISTANCE $\theta_{JA}$ FOR 20-PIN TSSOP, FORCED CONVECTION

| θ <sub>JA</sub> by Velocity (Linear Feet per Minute) |                       |                        |                          |
|------------------------------------------------------|-----------------------|------------------------|--------------------------|
| Single-Laver PCB, JEDEC Standard Test Boards         | <b>0</b><br>114.5°C/W | <b>200</b><br>98.0°C/W | <b>500</b><br>88.0°C/W   |
| Multi-Layer PCB, JEDEC Standard Test Boards          | 73.2°C/W              | 66.6°C/W               | 63.5°C/W                 |
| NOTE: Most modern PCB designs use multi-layered      | boards. The data in   | the second row pe      | ertains to most designs. |

#### TABLE 6B. THERMAL RESISTANCE $\theta_{JA}$ for 20-pin SOIC, Forced Convection

| θJA by Velocity (Linear Feet per Minute)                                                         |                                 |                               |                                      |  |
|--------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------|--------------------------------------|--|
|                                                                                                  | 0                               | 200                           | 500                                  |  |
| Single-Layer PCB, JEDEC Standard Test Boards                                                     | 83.2°C/W                        | 65.7°C/W                      | 57.5°C/W                             |  |
| Multi-Layer PCB, JEDEC Standard Test Boards<br>NOTE: Most modern PCB designs use multi-layered b | 46.2°C/W<br>boards. The data in | 39.7°C/W<br>the second row pe | 36.8°C/W<br>ertains to most designs. |  |

3. Calculations and Equations.

LVPECL output driver circuit and termination are shown in Figure 6.



To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination

voltage of V<sub>cc</sub>- 2V.

• For logic high,  $V_{OUT} = V_{OH_{MAX}} = V_{CC_{MAX}} - 1.0V$ 

 $(V_{CC\_MAX} - V_{OH\_MAX}) = 1.0V$ 

• For logic low,  $V_{OUT} = V_{OL_{MAX}} = V_{CC_{MAX}} - 1.7V$ 

$$(V_{CC\_MAX} - V_{OL\_MAX}) = 1.7V$$

Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low.

 $Pd_{H} = [(V_{OH_{MAX}} - (V_{CC_{MAX}} - 2V))/R_{L}] * (V_{CC_{MAX}} - V_{OH_{MAX}}) = [(2V - (V_{CC_{MAX}} - V_{OH_{MAX}}))/R_{L}] * (V_{CC_{MAX}} - V_{OH_{MAX}}) = [(2V - 1V)/50\Omega] * 1V = 20.0mW$ 

 $Pd_{L} = [(V_{OL_{MAX}} - (V_{CC_{MAX}} - 2V))/R_{L}] * (V_{CC_{MAX}} - V_{OL_{MAX}}) = [(2V - (V_{CC_{MAX}} - V_{OL_{MAX}}))/R_{L}] * (V_{CC_{MAX}} - V_{OL_{MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30.2mW

# **R**ELIABILITY INFORMATION

# Table 7A. $\boldsymbol{\theta}_{JA} \text{vs.}$ Air Flow Table for 20 Lead TSSOP

| $\theta_{JA}$ by Velocity (L                                                                | inear Feet per-       | Minute)                |                          |
|---------------------------------------------------------------------------------------------|-----------------------|------------------------|--------------------------|
| Cingle Lover DCD JEDEC Clanderd Test Deards                                                 | <b>0</b><br>114.5°C/W | <b>200</b><br>98.0°C/W | <b>500</b><br>88.0°C/W   |
| Single-Layer PCB, JEDEC Standard Test Boards<br>Multi-Layer PCB, JEDEC Standard Test Boards | 73.2°C/W              | 98.0°C/W<br>66.6°C/W   | 63.5°C/W                 |
| NOTE: Most modern PCB designs use multi-layered                                             | boards. The data in   | the second row pe      | ertains to most designs. |

# TABLE 7B. $\boldsymbol{\theta}_{JA} \text{vs.}$ Air Flow Table for 20 Lead SOIC

|                                              |          |          | 500      |
|----------------------------------------------|----------|----------|----------|
|                                              | 0        | 200      | 500      |
| Single-Layer PCB, JEDEC Standard Test Boards | 83.2°C/W | 65.7°C/W | 57.5°C/W |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 46.2°C/W | 39.7°C/W | 36.8°C/W |

**TRANSISTOR COUNT** The transistor count for 85314I-01 is: 674



PACKAGE OUTLINE - G SUFFIX FOR 20 LEAD TSSOP

| TABLE 8A. | PACKAGE | DIMENSIONS |
|-----------|---------|------------|
|-----------|---------|------------|

| SYMBOL | Millimeters             |         |  |  |
|--------|-------------------------|---------|--|--|
| STMBOL | Minimum                 | Maximum |  |  |
| N      | 2                       | 0       |  |  |
| A      |                         | 1.20    |  |  |
| A1     | 0.05                    | 0.15    |  |  |
| A2     | 0.80                    | 1.05    |  |  |
| b      | 0.19                    | 0.30    |  |  |
| С      | 0.09                    | 0.20    |  |  |
| D      | 6.40                    | 6.60    |  |  |
| E      | 6.40 E                  | BASIC   |  |  |
| E1     | 4.30                    | 4.50    |  |  |
| е      | 0.65 E                  | BASIC   |  |  |
| L      | 0.45                    | 0.75    |  |  |
| α      | 0°                      | 8°      |  |  |
| aaa    |                         | 0.10    |  |  |
|        | <br>t: JEDEC Publicatio |         |  |  |

Reference Document: JEDEC Publication 95, MO-153



PACKAGE OUTLINE - M SUFFIX FOR 20 LEAD SOIC

TABLE 8B. PACKAGE DIMENSIONS

| SYMBOL | Millimeters |         |  |
|--------|-------------|---------|--|
| STMBOL | Minimum     | Maximum |  |
| Ν      | 2           | 0       |  |
| А      |             | 2.65    |  |
| A1     | 0.10        |         |  |
| A2     | 2.05        | 2.55    |  |
| В      | 0.33        | 0.51    |  |
| С      | 0.18        | 0.32    |  |
| D      | 12.60       | 13.00   |  |
| E      | 7.40        | 7.60    |  |
| е      | 1.27 E      | BASIC   |  |
| Н      | 10.00       | 10.65   |  |
| h      | 0.25        | 0.75    |  |
| L      | 0.40        | 1.27    |  |
| α      | 0°          | 8°      |  |

Reference Document: JEDEC Publication 95, MS-013, MO-119

#### TABLE 9. ORDERING INFORMATION

| Part/Order Number | Marking          | Package                   | Shipping Packaging | Temperature   |
|-------------------|------------------|---------------------------|--------------------|---------------|
| 85314BGI-01LF     | ICS5314BI01L     | 20 lead "Lead-Free" TSSOP | tube               | -40°C to 85°C |
| 85314BGI-01LFT    | ICS5314BI01L     | 20 lead "Lead-Free" TSSOP | 2500 tape & reel   | -40°C to 85°C |
| 85314BMI-01LF     | ICS85314BMI-01LF | 20 lead "Lead-Free" SOIC  | tube               | -40°C to 85°C |
| 85314BMI-01LFT    | ICS85314BMI-01LF | 20 lead "Lead-Free" SOIC  | 1000 tape & reel   | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

|     | REVISION HISTORY SHEET |                            |                                                                                                                                                                                                                                                                                                         |          |  |  |  |
|-----|------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|
| Rev | Table                  | Page                       | Description of Change                                                                                                                                                                                                                                                                                   | Date     |  |  |  |
| A   |                        | 7<br>8<br>9<br>15          | Updated Figure 2, Single Ended Signal Diagram.<br>Added "Termination for 2.5V LVPECL Outputs" section.<br>Added "Differential Input Interface" section.<br>Corrected Order Number and Marking from Rev. A to Rev. B.                                                                                    | 3/31/03  |  |  |  |
| В   | T2<br>T5               | 1<br>2<br>5<br>6<br>8<br>9 | Added Phase Noise Bullet to Features section.<br>Changed C <sub>IN</sub> from 4pF max. to 4pF typical.<br>AC Characteristics Table - added RMS Phase Jitter.<br>Added Phase Jitter Plot.<br>Updated Termination for 3.3V LVPECL Output diagrams.<br>Updated Termination for 2.5V LVPECL Output section. | 8/11/04  |  |  |  |
| С   | T5                     | 1<br>4<br>5<br>7           | Features section - added SOIC package output skew.<br>Absolute Maximum Ratings - added SOIC Package Thermal Impedance.<br>AC Characteristics table - added SOIC package for Output Skew.<br>Parameter Measurement Information - added Part-to-Part Skew and RMS<br>Phase Jitter Diagrams.               | 3/22/05  |  |  |  |
| D   | T5                     | 1<br>5                     | Features section - changed Part-to-Part Skew from 250ps max. to 350ps max. AC Characteristics table - changed Part-to-Part Skew from 250ps max. to 350ps max.                                                                                                                                           | 5/24/05  |  |  |  |
| E   | T4D<br>T9              | 5<br>9<br>18               | LVPECL DC Characteristics Table - changed $V_{OH}$ max from $V_{CC}$ - 1.0V to $V_{CC}$ - 0.9V.<br>Application Information Section - added <i>Recommendations for Unused Input and Output Pins.</i><br>Added TSSOP Lead-Free part number.                                                               | 9/23/05  |  |  |  |
| E   | T9                     | 18                         | Ordering Information Table - Added Lead Free marking                                                                                                                                                                                                                                                    | 8/1/07   |  |  |  |
| F   | Т9                     | 18<br>20                   | Updated datasheet's header/footer with IDT from ICS.<br>Removed ICS prefix from Part/Order Number column.<br>Added Contact Page.                                                                                                                                                                        | 7/25/10  |  |  |  |
| G   | Т9                     | 18                         | Ordering Information - removed leaded devices. PDN CQ-13-02<br>Updated datasheet format.                                                                                                                                                                                                                | 12/19/14 |  |  |  |



**Corporate Headquarters** 6024 Silver Creek Valley Road San Jose, California 95138

#### Sales 800-345-7015 or +408-284-8200 Fax: 408-284-2775 www.IDT.com

Technical Support email: clocks@idt.com

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.