

1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任 何异议请及时告之,我们将妥善解决。

本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。

3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。

4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.

2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.

3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.

4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".

# **3.3 V ECL 2:8 Differential** Fanout Buffer

## Description

The MC100LVE310 is a low voltage, low skew 2:8 differential ECL fanout buffer designed with clock distribution in mind. The device features fully differential clock paths to minimize both device and system skew. The LVE310 offers two selectable clock inputs to allow for redundant or test clocks to be incorporated into the system clock trees.

To ensure that the tight skew specification is met it is necessary that both sides of the differential output are terminated into 50  $\Omega$ , even if only one side is being used. In most applications all eight differential pairs will be used and therefore terminated. In the case where fewer than eight pairs are used it is necessary to terminate at least the output pairs adjacent to the output pair being used in order to maintain minimum skew. Failure to follow this guideline will result in small degradations of propagation delay (on the order of 10–20 ps) of the outputs being used, while not catastrophic to most designs this will result in an increase in skew. Note that the package corners isolate outputs from one another such that the guideline expressed above holds only for outputs on the same side of the package.

The MC100LVE310, as with most ECL devices, can be operated from a positive  $V_{CC}$  supply in LVPECL mode. This allows the LVE310 to be used for high performance clock distribution in +3.3 V systems. Designers can take advantage of the LVE310's performance to distribute low skew clocks across the backplane or the board. In a PECL environment series or Thevenin line terminations are typically used as they require no additional power supplies, if parallel termination is desired a terminating voltage of  $V_{CC}$  – 2.0 V will need to be provided. For more information on using PECL, designers should refer to Application Note <u>AN1406/D</u>.

The V<sub>BB</sub> pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V<sub>BB</sub> as a switching reference voltage. V<sub>BB</sub> may also rebias AC coupled inputs. When used, decouple V<sub>BB</sub> and V<sub>CC</sub> via a 0.01  $\mu$ F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V<sub>BB</sub> should be left open.

## Features

- 200 ps Part-to-Part Skew
- 50 ps Output-to-Output Skew
- PECL Mode Operating Range:
- $V_{CC}$  = 3.0 V to 3.8 V with  $V_{EE}$  = 0 V
- NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -3.0 V to -3.8 V
- Q Output will Default LOW with All Inputs Open or at  $V_{\mbox{\scriptsize EE}}$
- The 100 Series Contains Temperature Compensation
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



## **ON Semiconductor®**

www.onsemi.com



PLCC-28 FN SUFFIX CASE 776



## **ORDERING INFORMATION**

| Device           | Package              | Shipping†       |
|------------------|----------------------|-----------------|
| MC100LVE310FNG   | PLCC–28<br>(Pb-Free) | 37 Units / Tube |
| MC100LVE310FNR2G | PLCC–28<br>(Pb-Free) | 500 Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>.

## © Semiconductor Components Industries, LLC, 2016 July, 2016 – Rev. 6





Warning: All  $V_{CC},\,V_{CCO},$  and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.

## Figure 1. Logic Diagram and Pinout Assignment

**Table 1. PIN DESCRIPTION** 



| PIN                                  | FUNCTION                      |
|--------------------------------------|-------------------------------|
| CLKa, <u>CLKa;</u> ,CLKb <u>CLKb</u> | ECL Differential Input Clocks |
| Q0:7, <u>Q0:7</u>                    | ECL Differential Outputs      |
| CLK SEL                              | ECL Input Clock Select        |
| $V_{BB}$                             | Reference Voltage Output      |
| $V_{CC}, V_{CCO}$                    | Positive Supply               |
| $V_{EE}$                             | Negative Supply               |
| NC                                   | No Connect                    |

## Table 2. TRUTH TABLE

| CLK_SEL | Input Clock   |
|---------|---------------|
| L       | CLKa Selected |
| H       | CLKb Selected |

## Table 3. ATTRIBUTES

| Characteristics                                                          | Value                  |
|--------------------------------------------------------------------------|------------------------|
| Internal Input Pulldown Resistor                                         | YES                    |
| Internal Input Pullup Resistor                                           | N/A                    |
| ESD Protection<br>Human Body Model<br>Machine Model                      | > 2 kV<br>> 200 V      |
| Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1)<br>PLCC-28 | Pb-Free Pkg<br>Level 3 |
| Flammability Rating<br>Oxygen Index: 28 to 34                            | UL 94 V–0 @ 0.125 in   |
| Transistor Count                                                         | 212 Devices            |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test                   |                        |

1. For additional information, see Application Note <u>AND8003/D</u>.

## **Table 4. MAXIMUM RATINGS**

| Symbol           | Parameter                                          | Condition 1                                    | Condition 2                                                           | Rating            | Unit |
|------------------|----------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|-------------------|------|
| V <sub>CC</sub>  | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                       | 8 to 0            | V    |
| $V_{EE}$         | NECL Mode Power Supply                             | V <sub>CC</sub> = 0 V                          |                                                                       | –8 to 0           | V    |
| VI               | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{l} V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE} \end{array}$ | 6 to 0<br>–6 to 0 | V    |
| l <sub>out</sub> | Output Current                                     | Continuous<br>Surge                            |                                                                       | 50<br>100         | mA   |
| I <sub>BB</sub>  | V <sub>BB</sub> Sink/Source                        |                                                |                                                                       | ±0.5              | mA   |
| T <sub>A</sub>   | Operating Temperature Range                        |                                                |                                                                       | -40 to +85        | °C   |
| T <sub>stg</sub> | Storage Temperature Range                          |                                                |                                                                       | -65 to +150       | °C   |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | PLCC-28<br>PLCC-28                                                    | 63.5<br>43.5      | °C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | PLCC-28                                                               | 22 to 26 ±5%      | °C/W |
| T <sub>sol</sub> | Wave Solder (Pb-Free)                              |                                                |                                                                       | 265               | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

|                 |                                                                               | -40°C |      |      | 25°C |      |      | 85°C |      |      |      |
|-----------------|-------------------------------------------------------------------------------|-------|------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                                                                | Min   | Тур  | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current                                                          |       | 55   | 60   |      | 55   | 60   |      | 65   | 70   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                  | 2215  | 2295 | 2420 | 2275 | 2345 | 2420 | 2275 | 2345 | 2420 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                   | 1470  | 1605 | 1745 | 1490 | 1595 | 1680 | 1490 | 1595 | 1680 | mV   |
| VIH             | Input HIGH Voltage (Single-Ended)                                             | 2135  |      | 2420 | 2135 |      | 2420 | 2135 |      | 2420 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                              | 1490  |      | 1825 | 1490 |      | 1825 | 1490 |      | 1825 | mV   |
| V <sub>BB</sub> | Output Voltage Reference                                                      | 1.92  |      | 2.04 | 1.92 |      | 2.04 | 1.92 |      | 2.04 | V    |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration) (Note 3) | 1.8   |      | 2.9  | 1.8  |      | 2.9  | 1.8  |      | 2.9  | V    |
| I <sub>IH</sub> | Input HIGH Current                                                            |       |      | 150  |      |      | 150  |      |      | 150  | μA   |
| IIL             | Input LOW Current                                                             | 0.5   |      |      | 0.5  |      |      | 0.5  |      |      | μA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary  $\pm 0.3$  V. 2. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC}$  – 2 V. 3.  $V_{IHCMR}$  min varies 1:1 with  $V_{EE}$ , max varies 1:1 with  $V_{CC}$ .  $V_{IHCMR}$  is defined as the range within which the  $V_{IH}$  level may vary, with the device still meeting the propagation delay specification. The  $V_{IL}$  level must be such that the peak to peak voltage is less than 1.0 V and greater than or equal to  $V_{PP}(min)$ .

|                 |                                                                                  | –40°C 25°C |       |       |       |       |       |       |       |       |      |
|-----------------|----------------------------------------------------------------------------------|------------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Symbol          | Characteristic                                                                   | Min        | Тур   | Max   | Min   | Тур   | Max   | Min   | Тур   | Max   | Unit |
| I <sub>EE</sub> | Power Supply Current                                                             |            | 55    | 60    |       | 55    | 60    |       | 65    | 70    | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                     | -1085      | -1005 | -880  | -1025 | -955  | -880  | -1025 | -955  | -880  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                      | -1830      | -1695 | -1555 | -1810 | -1705 | -1620 | -1810 | -1705 | -1620 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage<br>(Single-Ended)                                             | -1165      |       | -880  | -1165 |       | -880  | -1165 |       | -880  | mV   |
| V <sub>IL</sub> | Input LOW Voltage<br>(Single-Ended)                                              | -1810      |       | -1475 | -1810 |       | -1475 | -1810 |       | -1475 | mV   |
| $V_{BB}$        | Output Voltage Reference                                                         | -1.38      |       | -1.26 | -1.38 |       | -1.26 | -1.38 |       | -1.26 | V    |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 3) | -1.5       |       | -0.4  | -1.5  |       | -0.4  | -1.5  |       | -0.4  | V    |
| I <sub>IH</sub> | Input HIGH Current                                                               |            |       | 150   |       |       | 150   |       |       | 150   | μA   |
| IIL             | Input LOW Current                                                                | 0.5        |       |       | 0.5   |       |       | 0.5   |       |       | μA   |

#### Table 6. LVNECL DC CHARACTERISTICS (V<sub>CC</sub> = 5.0 V, V<sub>EE</sub> = -3.3 V (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with V\_{CC}. V\_{EE} can vary  $\pm$  0.3 V.

2. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> – 2 V.

V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. V<sub>IHCMR</sub> is defined as the range within which the V<sub>IH</sub> level may vary, with the device still meeting the propagation delay specification. The V<sub>IL</sub> level must be such that the peak to peak voltage is less than 1.0 V and greater than or equal to V<sub>PP</sub>(min).

## Table 7. AC CHARACTERISTICS ( $V_{CC}$ = 3.3 V; $V_{EE}$ = 0.0 V or $V_{CC}$ = 0.0 V; $V_{EE}$ = -3.3 V (Note 1))

|                                      |                                                                                                       |            | <b>−40°C</b> |            |            | 25°C |            |            | 85°C |            |      |
|--------------------------------------|-------------------------------------------------------------------------------------------------------|------------|--------------|------------|------------|------|------------|------------|------|------------|------|
| Symbol                               | Characteristic                                                                                        | Min        | Тур          | Max        | Min        | Тур  | Max        | Min        | Тур  | Max        | Unit |
| f <sub>max</sub>                     | Maximum Toggle Frequency<br>@ V <sub>out</sub> > 500 mV <sub>pp</sub>                                 | 0.5        | 1.0          |            | 0.5        | 1.0  |            | 0.5        | 1.0  |            | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay to Output<br>IN (Differential Configuration) (Note 2)<br>IN (Single-Ended) (Note 3) | 525<br>500 |              | 725<br>750 | 550<br>550 |      | 750<br>800 | 575<br>600 |      | 775<br>850 | ps   |
| t <sub>skew</sub>                    | Within-Device Skew (Note 4)<br>Part-to-Part Skew (Differential Configuration)                         |            |              | 75<br>250  |            |      | 50<br>200  |            |      | 50<br>200  | ps   |
| t <sub>JITTER</sub>                  | Additive CLOCK Jitter (RMS) < 0.5 GHz                                                                 |            | 1.5          | 2.0        |            | 1.5  | 2.0        |            | 1.5  | 2.0        | ps   |
| V <sub>PP</sub>                      | Input Swing (Note5)                                                                                   | 500        |              | 1000       | 500        |      | 1000       | 500        |      | 1000       | mV   |
| t <sub>r</sub> /t <sub>f</sub>       | Output Rise/Fall Time (20%-80%)                                                                       | 200        |              | 600        | 200        |      | 600        | 200        |      | 600        | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1.  $V_{EE}$  can vary  $\pm\,0.3$  V.

2. The differential propagation delay is defined as the delay from the crossing points of the differential input signals to the crossing point of the differential output signals.

3. The single-ended propagation delay is defined as the delay from the 50% point of the input signal to the 50% point of the output signal.

4. The within-device skew is defined as the worst case difference between any two similar delay paths within a single device.

5. V<sub>PP</sub>(min) is defined as the minimum input differential voltage which will cause no increase in the propagation delay. The V<sub>PP</sub>(min) is AC limited for the LVE310 as a differential input as low as 50 mV will still produce full ECL levels at the output.



Figure 3. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices)

## **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | - | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | - | Termination of ECL Logic Devices            |
| AND8066/D | - | Interfacing with ECLinPS                    |
| AND8090/D | - | AC Characteristics of ECL Devices           |
|           |   |                                             |

## PACKAGE DIMENSIONS

## 28 LEAD PLLC CASE 776-02

**ISSUE F** 





VIEW D-D







- NOTES: 1. DATUMS -L-, -M-, AND -N- DETERMINED WHERE TOP OF LEAD SHOULDER EXITS PLASTIC BODY AT MOLD PARTING LINE. 2. DIMENSION G1, TRUE POSITION TO BE MEASURED AT DATUM -T-, SEATING PLANE. 3. DIMENSIONS R AND U DO NOT INCLUDE MOLD FLASH. ALLOWABLE MOLD FLASH IS 0.010 (0.250) PER SIDE. 4. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 5. CONTROLLING DIMENSION: INCH.
- CONTROLLING DIMENSION: INCH.
  THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM BY UP TO 0.012 (0.300). DIMENSIONS R AND U ARE (0.300). DIMENSIONS R AND U ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY. 7. DIMENSION H DOES NOT INCLUDE DAMBAR PROTRUSION OR INTRUSION. THE DAMBAR PROTRUSION OR INTRUSION. THE DAMBAR PROTRUSION OF BE GREATER THAN 0.337 (0.940). THE DAMBAR INTRUSION(S) SHALL
- (0.940). THE DAMBAR INTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE SMALLER THAN 0.025 (0.635).

|     | INC         | HES   | MILLIN | IETERS |
|-----|-------------|-------|--------|--------|
| DIM | MIN         | MAX   | MIN    | MAX    |
| Α   | 0.485 0.495 |       | 12.32  | 12.57  |
| В   | 0.485       | 0.495 | 12.32  | 12.57  |
| С   | 0.165       | 0.180 | 4.20   | 4.57   |
| E   | 0.090       | 0.110 | 2.29   | 2.79   |
| F   | 0.013       | 0.021 | 0.33   | 0.53   |
| G   | 0.050       | BSC   | 1.27   | BSC    |
| Н   | 0.026       | 0.032 | 0.66   | 0.81   |
| J   | 0.020       |       | 0.51   |        |
| K   | 0.025       |       | 0.64   |        |
| R   | 0.450       | 0.456 | 11.43  | 11.58  |
| U   | 0.450       | 0.456 | 11.43  | 11.58  |
| ۷   | 0.042       | 0.048 | 1.07   | 1.21   |
| W   | 0.042       | 0.048 | 1.07   | 1.21   |
| X   | 0.042       | 0.056 | 1.07   | 1.42   |
| Y   |             | 0.020 |        | 0.50   |
| Ζ   | 2 °         | 10°   | 2 °    | 10°    |
| G1  | 0.410       | 0.430 | 10.42  | 10.92  |
| K1  | 0.040       |       | 1.02   |        |

#### ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent\_Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor roducts, "typical" parameters which may be provided in ON Semiconductor dates the sets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products reading, explained applications, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associa

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative