

1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任 何异议请及时告之,我们将妥善解决。

本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。

3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。

4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.

2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.

3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.

4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".

## High Drive General Purpose Peak EMI Reduction IC

#### **Product Description**

The P3PS550AH is a versatile 2.3 V to 3.6 V, Timing–Safe<sup>™</sup>, high drive spread spectrum frequency modulator designed specifically for a wide range of clock frequencies. The P3PS550AH reduces electromagnetic interference (EMI) at the clock source, allowing system wide reduction of EMI of all clock dependent signals. The P3PS550AH allows significant system cost savings by reducing the number of circuit board layers ferrite beads, shielding that are traditionally required to pass EMI regulations.

#### Features

- High Drive, LVCMOS Peak EMI reduction IC
- Input Clock Frequency: 18 MHz 36 MHz
- Output Clock Frequency: 18 MHz 36 MHz
- Eight different selectable Spread options
- Power Down option for power save
- Supply Voltage: 2.3 V 3.6 V
- 8-pin WDFN, 2 mm x 2 mm (TDFN) Package
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### Applications

• The P3PS550AH is targeted towards consumer electronic applications.



### **ON Semiconductor®**

http://onsemi.com



= Pb-Free Device



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.





P3PS550AH modulates the output of a single PLL in order to "spread" the bandwidth of a synthesized clock, and more importantly, decreases the peak amplitudes of its harmonics. This results in significantly lower system EMI compared to the typical narrow band signal produced by oscillators and most frequency generators. Lowering EMI by increasing a signal's bandwidth is called 'spread spectrum clock generation'. P3PS550AH accepts an input from an external reference clock and locks to a 1x modulated clock output. SR0, SR1 and SR2 pins enable selecting one of the eight different frequency deviations (Refer *Frequency Deviation Selection table*). P3PS550AH also features power down option for power save. P3PS550AH operates over a supply voltage range of 2.3 V to 3.6 V. P3PS550AH is available in an 8 Pin WDFN, (2 mm x 2 mm) Package.

| Pin# | Pin Name | Туре | Description                                                                                                                                                                                                           |
|------|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | CLKIN    | I    | External reference clock input.                                                                                                                                                                                       |
| 2    | SR2      | I    | Digital logic input used to select Spreading Range. There is NO default state. Refer <i>Frequency Deviation Selection Table.</i>                                                                                      |
| 3    | PD#      | I    | Power-down control pin. Powers down the entire chip. There is NO default state. Pull low to en-<br>able power-down mode. Connect to VDD to disable Power Down.<br>Output Clock will be LOW when power down is enabled |
| 4    | VSS      | Р    | Ground connection.                                                                                                                                                                                                    |
| 5    | ModOUT   | 0    | Spread Spectrum Clock Output.                                                                                                                                                                                         |
| 6    | SR1      | I    | Digital logic input used to select Spreading Range. This pin has an internal pull-up resistor. Refer <i>Modulation Selection Table.</i>                                                                               |
| 7    | SR0      | I    | Digital logic input used to select Spreading Range. There is NO default state.<br>Refer <i>Frequency Deviation Selection Table.</i>                                                                                   |
| 8    | VDD      | Р    | Power supply for the entire chip                                                                                                                                                                                      |

| Table | 1.  | PIN | DESCR | IPTION |
|-------|-----|-----|-------|--------|
| Table | ••• |     |       |        |

#### Table 2. FREQUENCY DEVIATION SELECTION TABLE

| SR2 | SR1 | SRO | Spreading Range (± %)<br>(@ 24 MHz) |
|-----|-----|-----|-------------------------------------|
| 0   | 0   | 0   | 1                                   |
| 0   | 0   | 1   | 2.5                                 |
| 0   | 1   | 0   | 1.25                                |
| 0   | 1   | 1   | 1.5                                 |
| 1   | 0   | 0   | 0.4                                 |
| 1   | 0   | 1   | 0.75                                |
| 1   | 1   | 0   | 1.75                                |
| 1   | 1   | 1   | 2                                   |

#### Table 3. OPERATING CONDITIONS

| Symbol          | Parameter                          | Min | Max | Unit |
|-----------------|------------------------------------|-----|-----|------|
| V <sub>DD</sub> | Supply Voltage with respect to VSS | 2.3 | 3.6 | V    |
| TA              | Operating temperature              | -20 | +85 | °C   |
| CL              | Load Capacitance                   |     | 15  | pF   |
| C <sub>IN</sub> | Input Capacitance                  |     | 7   | pF   |

#### Table 4. ABSOLUTE MAXIMUM RATING

| Symbol           | Parameter                                            | Rating       | Unit |
|------------------|------------------------------------------------------|--------------|------|
| $V_{DD}, V_{IN}$ | Voltage on any input pin with respect to $V_{SS}$    | –0.5 to +4.6 | V    |
| T <sub>STG</sub> | Storage temperature                                  | –65 to +125  | °C   |
| Ts               | Max. Soldering Temperature (10 sec)                  | 260          | °C   |
| TJ               | Junction Temperature                                 | 150          | °C   |
| T <sub>DV</sub>  | Static Discharge Voltage (As per JEDEC STD22-A114-B) | 2            | kV   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### Table 5. DC ELECTRICAL CHARACTERISTICS

| Symbol           | Parameter                                              | Min                    | Тур | Max                   | Unit |
|------------------|--------------------------------------------------------|------------------------|-----|-----------------------|------|
| VDD              | Supply Voltage with respect to V <sub>SS</sub>         | 2.3                    | 2.8 | 3.6                   | V    |
| V <sub>IH</sub>  | Input high voltage                                     | 0.65 * V <sub>DD</sub> |     |                       | V    |
| VIL              | Input low voltage                                      |                        |     | 0.3 * V <sub>DD</sub> | V    |
| I <sub>IH</sub>  | Input high current (SR1 control pin)                   |                        |     | 50                    | μΑ   |
| ۱ <sub>IL</sub>  | Input low current (SR1 control pin)                    |                        |     | 50                    | μΑ   |
| V <sub>OH</sub>  | Output high voltage (I <sub>OH</sub> = - 16 mA)        | 0.75 * V <sub>DD</sub> |     |                       | V    |
| V <sub>OL</sub>  | Output low voltage (I <sub>OL</sub> = 16 mA)           |                        |     | 0.2 * V <sub>DD</sub> | V    |
| I <sub>CC</sub>  | Static supply current (PD# pulled to V <sub>SS</sub> ) |                        |     | 1                     | μΑ   |
| I <sub>DD</sub>  | Dynamic supply current (Unloaded Output @ 24 MHz)      |                        | 6   | 9                     | mA   |
| Z <sub>OUT</sub> | Output impedance                                       |                        | 20  |                       | Ω    |

| Symbol                   | Parameter                                                                                | Min                                     | Тур | Max  | Unit |     |
|--------------------------|------------------------------------------------------------------------------------------|-----------------------------------------|-----|------|------|-----|
| CLKIN                    | Input Clock frequency                                                                    |                                         | 18  | 24   | 36   | MHz |
| ModOUT                   | Output Clock frequency                                                                   | 18                                      | 24  | 36   | MHz  |     |
| t <sub>LH</sub> (Note 1) | Output rise time                                                                         | Unloaded Output                         |     | 0.4  | 0.8  | ns  |
|                          | (Measured between 20% to 80%)                                                            | C <sub>L</sub> = 15 pF                  |     | 1.4  | 2.2  |     |
| t <sub>HL</sub> (Note 1) | Output fall time                                                                         | Unloaded Output                         |     | 0.3  | 0.6  | ns  |
|                          | (Measured between 80% to 20%)                                                            | C <sub>L</sub> = 15 pF                  |     | 1.1  | 1.9  |     |
| t <sub>JC</sub> (Note 1) | Jitter (cycle to cycle) Unloaded Output                                                  | Jitter (cycle to cycle) Unloaded Output |     |      | ±250 | ps  |
| t <sub>D</sub> (Note 1)  | Output duty cycle                                                                        |                                         | 45  | 50   | 55   | %   |
| t <sub>ON</sub> (Note 1) | PLL lock Time<br>(Stable power supply, valid clock pres<br>PD# toggled from Low to High) |                                         |     | 3    | ms   |     |
| fd <sub>var</sub>        | Frequency Deviation Variation across PVT                                                 |                                         |     | ±2.5 | ±5   | %   |

#### Table 6. AC ELECTRICAL CHARACTERISTICS

1. Parameter is guaranteed by design and characterization. Not 100% tested in production



NOTE: Refer Pin Description table for Functionality details.

Figure 2. Typical Application Schematic

#### **PCB Layout Recommendation**

For optimum device performance, following guidelines are recommended.

- Dedicated VDD and GND planes.
- The device must be isolated from system power supply noise. A 0.1µF and a 2.2 µF decoupling capacitor should be mounted on the component side of the board as close to the VDD pin as possible. No vias should be used between the decoupling capacitor and VDD pin. The PCB trace to VDD pin and the ground via should be kept as short as possible. All the VDD pins should have decoupling capacitors.

• In an optimum layout all components are on the same side of the board, minimizing vias through other signal layers.

A typical layout is shown in the figure



Figure 3.

#### **ORDERING INFORMATION**

| Part Number     | Top Marking | Temperature    | Package Type                | Shipping <sup>†</sup> |
|-----------------|-------------|----------------|-----------------------------|-----------------------|
| P3PS550AHG-08CR | CC          | –20°C to +85°C | 8-pin (2 mm x 2 mm)<br>WDFN | Tape & Reel           |

#### PACKAGE DIMENSIONS



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

Timing-Safe is a trademark of Semiconductor Components Industries, LLC (SCILLC).

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use performance is and sole provided in an equation of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative