

1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任 何异议请及时告之,我们将妥善解决。

本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。

3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。

4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.

2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.

3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.

4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".

# **General Description**

DIDT

The 874S02I is a highly versatile 1:1 Differential- to-LVDS Clock Generator and a member of the family of High Performance Clock Solutions from IDT. The 874S02I has a fully integrated PLL and can be configured as a zero delay buffer, multiplier or divider, and has an output frequency range of 62.5MHz to 1GHz. The reference divider, feedback divider and output divider are each programmable, thereby allowing for the following output-to-input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8. The external feedback allows the device to achieve "zero delay" between the input clock and the output clocks. The PLL\_SEL pin can be used to bypass the PLL for system test and debug purposes. In bypass mode, the reference clock is routed around the PLL and into the internal output dividers.

## Features

- One differential LVDS output pair and one differential feedback output pair
- One differential clock input pair
- CLK/nCLK can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL
- Input frequency range: 62.5MHz to 1GHz
- Output frequency range: 62.5MHz to 1GHz
- VCO range: 500MHz 1GHz
- External feedback for "zero delay" clock regeneration with configurable frequencies
- Programmable dividers allow for the following output-to-input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8
- Cycle-to-cycle jitter: 35ps (maximum)
- Static phase offset: ±100ps
- Full 3.3V supply mode
- -40°C to 85°C ambient operating temperature
- Available in lead-free packages





# **Pin Assignment**

| CLK     | 1    | 20  | SEL1     |
|---------|------|-----|----------|
| nCLK    | 2    | 19  | SEL0     |
| MR      | 3    | 18  |          |
| nFB_IN□ | 4    | 17  | DPLL_SEL |
| FB_IN□  | 5    | 16  | VDDA     |
| SEL2    | 6    | 15  | SEL3     |
| Vddo    | 7    | 14  | GND      |
| nQFB□   | 8    | 13  | DQ       |
| QFB 🗖   | 9    | 12  | □nQ      |
| GND 🗌   | 10   | 11  | VDDO     |
|         | 740  | 001 |          |
| 5       | 374S | υZI |          |

20-Lead SOIC 7.5mm x 12.8mm x 2.3mm package body M Package Top View

# Table 1. Pin Descriptions

| Number           | Name                      | Т      | уре      | Description                                                                                                                                                                                                                                                                  |
|------------------|---------------------------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                | CLK                       | Input  | Pulldown | Non-inverting differential clock input.                                                                                                                                                                                                                                      |
| 2                | nCLK                      | Input  | Pullup   | Inverting differential clock input.                                                                                                                                                                                                                                          |
| 3                | MR                        | Input  | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Q and QFB to go low and the inverted outputs nQ and nQFB to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS / LVTTL interface levels. |
| 4                | nFB_IN                    | Input  | Pullup   | Inverting differential feedback input to phase detector for regenerating clocks with "Zero Delay." Connect to pin 8.                                                                                                                                                         |
| 5                | FB_IN                     | Input  | Pulldown | Non-inverted differential feedback input to phase detector for regenerating clocks with "Zero Delay." Connect to pin 9.                                                                                                                                                      |
| 6, 15,<br>19, 20 | SEL2, SEL3,<br>SEL0, SEL1 | Input  | Pulldown | Determines output divider values in Table 3. LVCMOS / LVTTL interface levels.                                                                                                                                                                                                |
| 7, 11            | V <sub>DDO</sub>          | Power  |          | Output supply pins.                                                                                                                                                                                                                                                          |
| 8, 9             | nQFB, QFB                 | Output |          | Differential feedback output pair. HSTL interface levels.                                                                                                                                                                                                                    |
| 10, 14           | GND                       | Power  |          | Power supply ground.                                                                                                                                                                                                                                                         |
| 12, 13           | nQ, Q                     | Output |          | Differential clock output pair. HSTL interface levels.                                                                                                                                                                                                                       |
| 16               | V <sub>DDA</sub>          | Power  |          | Analog supply pin.                                                                                                                                                                                                                                                           |
| 17               | PLL_SEL                   | Input  | Pullup   | PLL select. Selects between the PLL and reference clock as the input to the dividers. When LOW, selects reference clock. When HIGH, selects PLL. LVCMOS/LVTTL interface levels.                                                                                              |
| 18               | V <sub>DD</sub>           | Power  |          | Core supply pin.                                                                                                                                                                                                                                                             |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

## **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 2       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 50      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 50      |         | kΩ    |

## **Function Tables**

## Table 3A. Control Input Function Table

|      | Inputs |      |      |                                  |      |  |
|------|--------|------|------|----------------------------------|------|--|
| SEL3 | SEL2   | SEL1 | SEL0 | Reference Frequency Range (MHz)* | Q/nQ |  |
| 0    | 0      | 0    | 0    | 500 - 1000                       | ÷1   |  |
| 0    | 0      | 0    | 1    | 250 - 500                        | ÷1   |  |
| 0    | 0      | 1    | 0    | 125 - 250                        | ÷1   |  |
| 0    | 0      | 1    | 1    | 62.5 - 125                       | ÷1   |  |
| 0    | 1      | 0    | 0    | 500 - 1000                       | ÷2   |  |
| 0    | 1      | 0    | 1    | 250 - 500                        | ÷2   |  |
| 0    | 1      | 1    | 0    | 125 - 250                        | ÷2   |  |
| 0    | 1      | 1    | 1    | 500 - 1000                       | ÷4   |  |
| 1    | 0      | 0    | 0    | 250 - 500                        | ÷4   |  |
| 1    | 0      | 0    | 1    | 500 - 1000                       | ÷8   |  |
| 1    | 0      | 1    | 0    | 250 - 500                        | x2   |  |
| 1    | 0      | 1    | 1    | 125 - 250                        | x2   |  |
| 1    | 1      | 0    | 0    | 62.5 - 125                       | x2   |  |
| 1    | 1      | 0    | 1    | 125 - 250                        | x4   |  |
| 1    | 1      | 1    | 0    | 62.5 - 125                       | x4   |  |
| 1    | 1      | 1    | 1    | 62.5 - 125                       | x8   |  |

\*NOTE: VCO frequency range for all configurations above is 500MHz to 1GHz.

## Table 3B. PLL Bypass Function Table

|      | Inp  | uts  |      | Outputs<br>PLL_SEL = 0<br>PLL Bypass Mode |
|------|------|------|------|-------------------------------------------|
| SEL3 | SEL2 | SEL1 | SEL0 | Q/nQ                                      |
| 0z   | 0    | 0    | 0    | ÷4                                        |
| 0    | 0    | 0    | 1    | ÷4                                        |
| 0    | 0    | 1    | 0    | ÷4                                        |
| 0    | 0    | 1    | 1    | ÷8                                        |
| 0    | 1    | 0    | 0    | ÷8                                        |
| 0    | 1    | 0    | 1    | ÷8                                        |
| 0    | 1    | 1    | 0    | ÷16                                       |
| 0    | 1    | 1    | 1    | ÷16                                       |
| 1    | 0    | 0    | 0    | ÷32                                       |
| 1    | 0    | 0    | 1    | ÷64                                       |
| 1    | 0    | 1    | 0    | ÷2                                        |
| 1    | 0    | 1    | 1    | ÷2                                        |
| 1    | 1    | 0    | 0    | ÷4                                        |
| 1    | 1    | 0    | 1    | ÷1                                        |
| 1    | 1    | 1    | 0    | ÷2                                        |
| 1    | 1    | 1    | 1    | ÷1                                        |

# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                     | Rating                          |  |
|------------------------------------------|---------------------------------|--|
| Supply Voltage, V <sub>DD</sub>          | 4.6V                            |  |
| Inputs, V <sub>I</sub>                   | -0.5V to V <sub>DD</sub> + 0.5V |  |
| Outputs, I <sub>O</sub> (LVDS)           |                                 |  |
| Continuous Current                       | 10mA                            |  |
| Surge Current                            | 15mA                            |  |
| Package Thermal Impedance, $\theta_{JA}$ | 64.7°C/W (0 lfpm)               |  |
| Storage Temperature, T <sub>STG</sub>    | -65°C to 150°C                  |  |

## **DC Electrical Characteristics**

#### Table 4A. LVDS Power Supply DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol           | Parameter             | Test Conditions | Minimum                | Typical | Maximum         | Units |
|------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------|
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 3.135                  | 3.3     | 3.465           | V     |
| V <sub>DDA</sub> | Analog Supply Voltage |                 | V <sub>DD</sub> - 0.20 | 3.3     | V <sub>DD</sub> | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 3.135                  | 3.3     | 3.465           | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |                        |         | 97              | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |                        |         | 20              | mA    |
| I <sub>DDO</sub> | Output Supply Current |                 |                        |         | 40              | mA    |

#### Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol          | Parameter            |              | Test Conditions                                | Minimum | Typical | Maximum               | Units |
|-----------------|----------------------|--------------|------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage   |              |                                                | 2.2     |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage    |              |                                                | -0.3    |         | 0.8                   | V     |
|                 | H Input High Current | MR, SEL[0:3] | $V_{DD} = V_{IN} = 3.465V$                     |         |         | 150                   | μA    |
| ΊΗ              |                      | PLL_SEL      | $V_{DD} = V_{IN} = 3.465V$                     |         |         | 10                    | μA    |
|                 | Input Low Current    | MR, SEL[0:3] | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -10     |         |                       | μA    |
| ΊL              | Input Low Current    | PLL_SEL      | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -150    |         |                       | μA    |

| Symbol                | Parameter                          |                            | Test Conditions                                | Minimum   | Typical | Maximum                | Units |
|-----------------------|------------------------------------|----------------------------|------------------------------------------------|-----------|---------|------------------------|-------|
| I Innut Llink Current | CLK, FB_IN                         | $V_{DD} = V_{IN} = 3.465V$ |                                                |           | 150     | μA                     |       |
| ЧН                    | I <sub>IH</sub> Input High Current | nCLK, nFB_IN               | $V_{DD} = V_{IN} = 3.465V$                     |           |         | 10                     | μA    |
| 1                     |                                    | CLK, FB_IN                 | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -10       |         |                        | μA    |
| ιL                    | Input Low Current                  | nCLK, nFB_IN               | $V_{DD} = 3.465 V, V_{IN} = 0 V$               | -150      |         |                        | μA    |
| V <sub>PP</sub>       | Peak-to-Peak Input Voltage; NOTE 1 |                            |                                                | 0.15      |         | 1.3                    | V     |
| V <sub>CMR</sub>      | Common Mode Inpu                   | t Voltage; NOTE 1, 2       |                                                | GND + 0.5 |         | V <sub>DD</sub> – 0.85 | V     |

#### Table 4C. Differential DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

NOTE 1: V<sub>IL</sub> should not be less than -0.3V.

NOTE 2: Common mode input voltage is defined as  $V_{IH}$ .

#### Table 4D. LVDS DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol          | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub> | Differential Output Voltage      |                 | 350     | 450     | 550     | mV    |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub> | Offset Voltage                   |                 | 1.20    | 1.33    | 1.45    | V     |
| $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change |                 |         |         | 50      | mV    |

## Table 5. Input Frequency Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol | Parameter         |           | Test Conditions | Minimum | Typical | Maximum | Units |
|--------|-------------------|-----------|-----------------|---------|---------|---------|-------|
| E      | Input Frequency   | CLK/nCLK  | PLL_SEL = 1     | 62.5    |         | 1000    | MHz   |
| FIN    | input i requeitcy | OLIVIIOLI | PLL_SEL = 0     |         |         | 1000    | MHz   |

#### Table 6. AC Characteristics, $V_{DD}$ = $V_{DDO}$ = 3.3V $\pm$ 5%, $T_{A}$ = -40°C to 85°C

| Parameter                       | Symbol                         | Test Conditions | Minimum | Typical | Maximum | Units |
|---------------------------------|--------------------------------|-----------------|---------|---------|---------|-------|
| fout                            | Output Frequency               |                 | 62.5    |         | 1000    | MHz   |
| <i>t</i> sk(Ø)                  | Static Phase Offset; NOTE 1, 2 | PLL_SEL = 1     | -100    |         | 100     | ps    |
| <i>t</i> jit(cc)                | Cycle-to-Cycle Jitter; NOTE 2  |                 |         |         | 35      | ps    |
| tL                              | PLL Lock Time                  |                 |         |         | 1       | ms    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time          | 20% to 80%      | 50      |         | 250     | ps    |
| odc                             | Output Duty Cycle              |                 | 47      |         | 53      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. Device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Defined as the time difference between the input reference clock and the average feedback input signal, when the PLL is locked and the input reference frequency is stable.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

# **Parameter Measurement Information**



3.3V LVDS Output Load AC Test Circuit



**Static Phase Offset** 



**Output Rise/Fall Time** 







Cycle-to-Cycle Jitter



**Output Duty Cycle/Pulse Width/Period** 

## Parameter Measurement Information, continued





**Differential Output Voltage Setup** 

**Offset Voltage Setup** 

# **Application Information**

## **Recommendations for Unused Input and Output Pins**

## Inputs:

#### **LVCMOS Control Pins**

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### **Outputs:**

#### **LVDS Outputs**

All unused LVDS output pairs can be either left floating or terminated with  $100\Omega$  across. If they are left floating, there should be no trace attached.

## **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 874S02I provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{DD}$ ,  $V_{DDA}$  and  $V_{DDO}$  should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. *Figure 1* illustrates this for a generic  $V_{DD}$  pin and also shows that  $V_{DDA}$  requires that an additional 10 $\Omega$  resistor along with a 10µF bypass capacitor be connected to the  $V_{DDA}$  pin.



Figure 1. Power Supply Filtering

## Wiring the Differential Input to Accept Single-Ended Levels

*Figure 2* shows how the differential input can be wired to accept single-ended levels. The reference voltage V\_REF =  $V_{DD}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and V<sub>DD</sub> = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.



Figure 2. Single-Ended Signal Driving Differential Input

## **Differential Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, and other differential signals. Both signals must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. *Figures 3A to 3E* show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver



3A. HiPerClockS CLK/nCLK Input Driven by an IDT Open Emitter HiPerClockS LVHSTL Driver



Figure 3C. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver



Figure 3E. HiPerClockS CLK/nCLK Input Driven by a 2.5V SSTL Driver

component to confirm the driver termination requirements. For example, in Figure 3A, the input termination applies for IDT HiPerClockS open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.







Figure 3D. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVDS Driver

## **3.3V LVDS Driver Termination**

A general LVDS interface is shown in *Figure 4*. In a  $100\Omega$  differential transmission line environment, LVDS drivers require a matched load termination of  $100\Omega$  across near the receiver input.

For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs.



Figure 4. Typical LVDS Driver Termination

#### **Schematic Example**

The schematic of the 874S02I layout example is shown in *Figure 5A*. The 874S02I recommended PCB board layout for this example is shown in *Figure 5B*. This layout example is used as a general

guideline. The layout in the actual system will depend on the selected component types and the density of the P.C. board.



#### Figure 5A. 874S02I LVDS Zero Delay Buffer Schematic Example

The following component footprints are used in this layout

example.

All the resistors and capacitors are size 0603.

#### **Power and Grounding**

Place the decoupling capacitors as close as possible to the power pins. If space allows, placement of the decoupling capacitor on the component side is preferred. This can reduce unwanted inductance between the decoupling capacitor and the power pin caused by the via.

Maximize the power and ground pad sizes and number of vias capacitors. This can reduce the inductance between the power and ground planes and the component power and ground pins.

The RC filter consisting of R7, C11, and C16 should be placed as close to the  $V_{\mbox{\tiny DDA}}$  pin as possible.

#### **Clock Traces and Termination**

Poor signal integrity can degrade the system performance or cause system failure. In synchronous high-speed digital systems, the clock signal is less tolerant to poor signal integrity than other signals. Any ringing on the rising or falling edge or excessive ring back can cause system failure. The shape of the trace and the trace delay might be restricted by the available space on the board and the component location. While routing the traces, the clock signal traces should be routed first and should be locked prior to routing other signal traces.

- The 100  $\!\Omega$  differential output traces should have the same length.
- Avoid sharp angles on the clock trace. Sharp angle turns cause the characteristic impedance to change on the transmission lines.
- Keep the clock traces on the same layer. Whenever possible, avoid placing vias on the clock traces. Placement of vias on the traces can affect the trace characteristic impedance and hence degrade signal integrity.
- To prevent cross talk, avoid routing other signal traces in parallel with the clock traces. If running parallel traces is unavoidable, allow a separation of at least three trace widths between the differential clock trace and the other signal trace.
- Make sure no other signal traces are routed between the clock trace pair.
- The series termination resistors should be located as close to the driver pins as possible.



Figure 5B. PCB Board Layout for 874S02I

## **Power Considerations**

This section provides information on power dissipation and junction temperature for the 874S02I. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 874S02I is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

- The maximum current at 85°C is as follows: I<sub>DD\_MAX</sub> = 93mA I<sub>DDA\_MAX</sub> = 19mA
  - $I_{DDO_{MAX}} = 36 \text{mA}$
- Power (core)<sub>MAX</sub> = V<sub>DD\_MAX</sub> \* (I<sub>DD\_MAX</sub> + I<sub>DDA\_MAX</sub>) = 3.465V \* (93mA + 19mA) = 388.08mW
- Power (outputs)<sub>MAX</sub> = V<sub>DDO MAX</sub> \* I<sub>DDO MAX</sub> = 3.465V \* 36mA = 124.74mW

Total Power\_MAX = 388.08mW + 124.74mW = 512.82mW

•

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 64.7°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 0.513W * 64.7^{\circ}C/W = 118.2^{\circ}C$ . This is well below the limit of  $125^{\circ}C$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (single layer or multi-layer).

#### Table 7. Thermal Resistance $\theta_{JA}$ for 20 Lead SOIC, Forced Convection

|                                             | $\theta_{\text{JA}}$ by Velocity |          |          |
|---------------------------------------------|----------------------------------|----------|----------|
| Linear Feet per Minute                      | 0                                | 200      | 500      |
| Multi-Layer PCB, JEDEC Standard Test Boards | 64.7°C/W                         | 56.7°C/W | 53.5°C/W |

## **Reliability Information**

Table 8.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 20 Lead SOIC

|                                             | $\theta_{\text{JA}}$ by Velocity |          |          |
|---------------------------------------------|----------------------------------|----------|----------|
| Linear Feet per Minute                      | 0                                | 200      | 500      |
| Multi-Layer PCB, JEDEC Standard Test Boards | 64.7°C/W                         | 56.7°C/W | 53.5°C/W |

## **Transistor Count**

The transistor count for 874S02I is: 1358

# Package Outline and Package Dimensions

Package Outline - M Suffix for 20 Lead SOIC





#### Table 9. Package Dimensions for 20 Lead SOIC

| 300 Millimeters<br>All Dimensions in Millimeters |                |       |  |
|--------------------------------------------------|----------------|-------|--|
| Symbol                                           | Minimum Maximu |       |  |
| Ν                                                | 20             |       |  |
| Α                                                |                | 2.65  |  |
| A1                                               | 0.10           |       |  |
| A2                                               | 2.05           | 2.55  |  |
| В                                                | 0.33           | 0.51  |  |
| С                                                | 0.18           | 0.32  |  |
| D                                                | 12.60          | 13.00 |  |
| E                                                | 7.40           | 7.60  |  |
| e                                                | 1.27 Basic     |       |  |
| Н                                                | 10.00          | 10.65 |  |
| h                                                | 0.25           | 0.75  |  |
| L                                                | 0.40           | 1.27  |  |
| α                                                | 0°             | 8°    |  |

Reference Document: JEDEC Publication 95, MS-013, MS-119

# **Ordering Information**

## Table 10. Ordering Information

| Part/Order Number | Marking        | Package                 | Shipping Packaging | Temperature   |
|-------------------|----------------|-------------------------|--------------------|---------------|
| 874S02BMILF       | ICS874S02BMILF | Lead-Free, 20 Lead SOIC | Tube               | -40°C to 85°C |
| 874S02BMILFT      | ICS874S02BMILF | Lead-Free, 20 Lead SOIC | Tape & Reel        | -40°C to 85°C |

# **Revision History**]

| Revision Date    | Description of Change                                                                                                                                                                                                                                   |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 26, 2016 | <ul> <li>Removed ICS from the part number where needed.</li> <li>General Description - Removed ICS Chip and HiPerClockS.</li> <li>Ordering Information - removed quantity from tape and reel.</li> <li>Updated data sheet header and footer.</li> </ul> |



Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 USA www.IDT.com

#### Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com/go/sales

#### Tech Support www.idt.com/go/support

DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners.

For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary.

Copyright ©2016 Integrated Device Technology, Inc. All rights reserved.