

1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任 何异议请及时告之,我们将妥善解决。

本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。

3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。

4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.

2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.

3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.

4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".

## Low Voltage, Timing-Safe™ Peak EMI Reduction IC

#### **Functional Description**

P3PSL450A/AH is a versatile low voltage peak EMI reduction IC based on Timing–Safe technology. P3PSL450A/AH accepts one input from an external reference, and locks on to it delivering a 1x Timing–Safe output clock. P3PSL450A/AH has a Frequency Selection (FS) control that facilitates selecting one of the two frequency ranges within the operating frequency range. Refer *frequency Selection table*. The device has an SSEXTR pin to select different deviations depending upon the value of an external resistor connected at this pin to GND. P3PSL450A/AH has an MR pin for selecting one of the two Modulation Rates. PD# provides the Power Down option.

P3PSL450A is a Low drive part and P3PSL450AH is a High drive part. Refer to *DC/AC Electrical characteristic* table.

P3PSL450A/AH operates over a supply voltage range of 1.8 V  $\pm$  0.2 V, and is available in an 8 Pin WDFN (2 mm x 2 mm) Package.

#### **General Features**

- 1x, LVCMOS Timing–Safe Peak EMI Reduction
- Input Clock Frequency: 15 MHz 60 MHz
- Output Clock Frequency (Timing-Safe): 15 MHz 60 MHz
- Analog Frequency Deviation Selection
- Two different Modulation Rate Selection Option
- Power Down option for Power Save
- Low and High Drive Parts
- Supply Voltage:  $1.8 \text{ V} \pm 0.2 \text{ V}$
- 8 Pin WDFN (2 mm X 2 mm) Package
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

## Application

• P3PSL450A/AH is targeted for use in consumer electronic applications like mobile phones, Camera modules, MFP and DPF







## **ON Semiconductor®**

http://onsemi.com



- M = Date Code
- = Pb-Free Device

## **PIN CONFIGURATION**



## ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 8 of this data sheet.

#### Table 1. PIN DESCRIPTION

| Pin # | Pin Name | Туре | Description                                                                                                                                                          |
|-------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | CLKIN    | I    | External reference Clock input.                                                                                                                                      |
| 2     | FS       | I    | Frequency Select. Has an internal pull-down resistor. see Frequency Selection table                                                                                  |
| 3     | PD#      | I    | Power Down. Pull LOW to enable Power Down. Pull HIGH to disable power down.<br>Output Clock will be LOW when power down is enabled. Has an internal pull-up resistor |
| 4     | GND      | Р    | Ground                                                                                                                                                               |
| 5     | ModOUT   | 0    | Buffered modulated Timing-Safe clock output                                                                                                                          |
| 6     | MR       | I    | Modulation Rate Select. When LOW selects Low Modulation Rate. Selects High<br>Modulation Rate when pulled HIGH. Has an internal pull-up resistor.                    |
| 7     | SSEXTR   | I    | Analog Frequency Deviation Selection through external resistor to GND.                                                                                               |
| 8     | VDD      | Р    | 1.8 V Supply Voltage                                                                                                                                                 |

### Table 2. FREQUENCY SELECTION TABLE

| FS | Frequency (MHz) |  |  |
|----|-----------------|--|--|
| 0  | 15–30           |  |  |
| 1  | 30–60           |  |  |

#### Table 3. ABSOLUTE MAXIMUM RATING

| Parameter                                               | Min  | Max                   | Unit |
|---------------------------------------------------------|------|-----------------------|------|
| Supply Voltage to Ground Potential                      | -0.3 | +2.7                  | V    |
| DC Input Voltage(CLKIN)                                 | -0.3 | +2.7                  | V    |
| DC Input Voltage (Except CLKIN)                         | -0.3 | V <sub>DD</sub> + 0.3 | V    |
| Storage Temperature                                     | -65  | +150                  | °C   |
| Max. Soldering Temperature (10 sec)                     |      | 260                   | °C   |
| Junction Temperature                                    |      | 150                   | °C   |
| Static Discharge Voltage<br>(As per JEDEC STD22-A114-B) |      | 2000                  | V    |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### **Table 4. OPERATING CONDITIONS**

| Symbol          | Parameter             | Min | Max | Unit |
|-----------------|-----------------------|-----|-----|------|
| V <sub>DD</sub> | Supply Voltage        | 1.6 | 2   | V    |
| T <sub>A</sub>  | Operating Temperature | -20 | +85 | °C   |
| CL              | Load Capacitance      |     | 15  | pF   |
| C <sub>IN</sub> | Input Capacitance     |     | 7   | pF   |

| Symbol          | Parameter              | Test Conditions                    |                                       | Min                    | Тур | Max                    | Unit |
|-----------------|------------------------|------------------------------------|---------------------------------------|------------------------|-----|------------------------|------|
| VDD             | Supply Voltage         |                                    |                                       | 1.6                    | 1.8 | 2                      | V    |
| V <sub>IH</sub> | Input HIGH Voltage     |                                    |                                       | 0.65 * V <sub>DD</sub> |     |                        | V    |
| VIL             | Input LOW Voltage      |                                    |                                       |                        |     | 0.35 * V <sub>DD</sub> | V    |
| IIH             | Input HIGH Current     | ,                                  | V <sub>IN</sub> = V <sub>DD</sub>     |                        |     | 5                      | μA   |
| IIL             | Input LOW Current      |                                    | V <sub>IN</sub> = 0 V                 |                        |     | 5                      | μA   |
| V <sub>OH</sub> | Output HIGH Voltage    | I <sub>OH</sub> = -8               | I <sub>OH</sub> = -8 mA (P3PSL450A)   |                        |     |                        | V    |
|                 |                        | I <sub>OH</sub> = -16              | I <sub>OH</sub> = -16 mA (P3PSL450AH) |                        |     |                        |      |
| V <sub>OL</sub> | Output LOW Voltage     | LOW Voltage I <sub>OL</sub> = 8 mA |                                       |                        |     | 0.25 * V <sub>DD</sub> | V    |
|                 |                        | l <sub>OL</sub> = 16 r             | I <sub>OL</sub> = 16 mA (P3PSL450AH)  |                        |     |                        |      |
| I <sub>CC</sub> | Static Supply Current  | CLKIN & PD                         | CLKIN & PD# pins pulled to GND        |                        |     | 10                     | μA   |
| I <sub>DD</sub> | Dynamic Supply Current | Unloaded                           | FS = 0, @ 15 MHz                      |                        | 1.7 | 2.2                    | mA   |
|                 |                        | Output                             | FS = 0, @ 30 MHz                      |                        | 3.0 | 3.7                    |      |
|                 |                        |                                    | FS = 1, @ 30 MHz                      |                        | 2.6 | 3.7                    |      |
|                 |                        |                                    | FS = 1, @ 60 MHz                      |                        | 4.3 | 6.4                    |      |
| Zo              | Output Impedance       | Р                                  | P3PSL450A<br>P3PSL450AH               |                        | 23  |                        | Ω    |
|                 |                        | P3                                 |                                       |                        | 17  |                        |      |

## Table 5. DC ELECTRICAL CHARACTERISTICS FOR V\_{DD} = 1.8 V $\pm$ 0.2 V

## Table 6. AC ELECTRICAL CHARACTERISTICS FOR V\_{DD} = 1.8 V $\pm\,$ 0.2 V

| Parameter                     | Test Conditions                           |                               |        | Min | Тур   | Max  | Unit |
|-------------------------------|-------------------------------------------|-------------------------------|--------|-----|-------|------|------|
| Input Frequency               | F                                         | FS = 0                        |        |     |       | 30   | MHz  |
|                               | F                                         | 30                            |        | 60  |       |      |      |
| ModOUT                        | F                                         | 15                            |        | 30  |       |      |      |
|                               | F                                         | 30                            |        | 60  |       |      |      |
| Duty Cycle<br>(Notes 1 and 2) | Measur                                    | ed at V <sub>DD</sub> / 2     |        | 45  | 50    | 55   | %    |
| Rise Time                     | Measured between 20% to                   | P3PSL450A                     |        |     | 1.3   | 2.1  | ns   |
| (Notes 1 and 2)               | 80%                                       | P3PSL450AH                    |        |     | 1     | 1.7  |      |
| Fall Time                     | Measured between 80% to                   | P3PSL450A                     |        |     | 1.3   | 2.1  | ns   |
| (Notes 1 and 2)               | 20%                                       | P3PSL450AH                    |        |     | 1     | 1.7  |      |
| Cycle-to-Cycle Jitter         | Unloaded output with<br>SSEXTR pin OPEN   | FS = 0                        | 15 MHz |     | ± 150 | ±250 | ps   |
| (Note 2)                      |                                           |                               | 24 MHz |     | ±100  | ±150 |      |
|                               |                                           |                               | 30 MHz |     | ±80   | ±150 |      |
|                               |                                           | FS = 1                        | 30 MHz |     | ± 150 | ±250 | 1    |
|                               |                                           |                               | 60 MHz |     | ±100  | ±150 |      |
| PLL Lock Time <sup>2</sup>    | Stable power supply, valid<br>PD# toggled | clock presen<br>from Low to I |        |     |       | 1    | ms   |

All parameters are specified with 15 pF loaded output.
Parameter is guaranteed by design and characterization. Not 100% tested in production

## SWITCHING WAVEFORMS



 $T_{SKEW}$  represents input–output skew when spread spectrum is ON For example,  $T_{SKEW/2} = \pm 0.20 * T$  for an Input clock of 24 MHz, translates in to (1/24 MHz) \* 0.20 = 8.33 ns







Figure 5. Typical Example of Timing–Safe Waveform

## DEVIATION VERSUS SSEXTR RESISTANCE CHARTS



## **DEVIATION VERSUS SSEXTR RESISTANCE CHARTS**





Figure 18. Typical Application Schematic

## PCB LAYOUT RECOMMENDATION

For optimum device performance, following guidelines are recommended.

- Dedicated V<sub>DD</sub> and GND planes.
- The device must be isolated from system power supply noise. A 0.1  $\mu$ F and a 2.2  $\mu$ F decoupling capacitor should be mounted on the component side of the board as close to the V<sub>DD</sub> pin as possible. No vias should be used between the decoupling capacitor and V<sub>DD</sub> pin. The PCB trace to V<sub>DD</sub> pin and the ground via should be kept as short as possible. All the V<sub>DD</sub> pins should have decoupling capacitors.
- In an optimum layout all components are on the same side of the board, minimizing vias through other signal layers.

A typical layout is shown in the Figure below:



#### **ORDERING INFORMATION**

| Ordering Code    | Marking | Temperature    | Package Type                           | Shipping <sup>†</sup> |
|------------------|---------|----------------|----------------------------------------|-----------------------|
| P3PSL450AG-08CR  | FA      | –20°C to +85°C | 8– pin (2 mm x 2 mm) WDFN<br>(Pb-Free) | Tape & Reel           |
| P3PSL450AHG-08CR | FC      | –20°C to +85°C | 8– pin (2 mm x 2 mm) WDFN<br>(Pb–Free) | Tape & Reel           |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*A "microdot" placed at the end of last row of marking or just below the last row toward the center of package indicates Pb-Free.

#### PACKAGE DIMENSIONS



Timing-Safe is a trademark of Semiconductor Components Industries, LLC (SCILLC).

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use performance is and sole provided in an equation of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Dance 141 22 700 2010

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative