# 阅读申明 - 1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任何异议请及时告之,我们将妥善解决。 - 2.本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。 - 3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。 - 4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。 # **Read Statement** - 1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner. - 2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information. - 3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard. - 4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets". # **DS1045** #### www.maxim-ic.com # **FEATURES** - All-silicon time delay - Two programmable outputs from a single input produce output-to-output delays between 9ns and 84ns depending on device type - Programmable via four input pins - Programmable increments of 3ns to 5ns with a minimum of 9ns and a maximum of 84ns - Output pulse is a reproduction of input pulse after - Delay with both leading and trailing edge - Standard 16-pin DIP or surface mount 16-pin **SOIC** - Auto-insertable - Low-power CMOS design is TTL-compatible # PIN ASSIGNMENT # PIN DESCRIPTION | IN | - Delay Line Input | |------------|---------------------------| | OUTA, OUTB | - Delay Line Outputs | | A0-A3 | - Parallel Program Inputs | | | for OUT1 | | B0-B3 | - Parallel Program Inputs | | | for OUT2 | | EA, EB | - Enable A and B Inputs | | $V_{CC}$ | - +5V Input | | GND | - Ground | #### DESCRIPTION The DS1045 is a programmable silicon delay line having one input and two 4-bit programmable delay outputs. Each 4-bit programmable output offers the user 16 possible delay values to select from, starting with a minimum inherent DS1045 delay of 9ns and a maximum achievable delay in the standard DS1045 family of 84ns. The standard DS1045 product line provides the user with three devices having uniform delay increments of 3ns, 4ns, and 5ns, depending on the device. Table 1 presents standard device family and delay capability. Additionally, custom delay increments are available for special order through Dallas Semiconductor. The DS1045 is TTL and CMOS-compatible and capable of driving ten 74LS-type loads. The output produced by the DS1045 is both rising and falling edge precise. The DS1045 programmable silicon delay line has been designed as a reliable, economic alternative to hybrid programmable delay lines. It is offered in a standard 16-pin auto-insertable DIP and a space-saving surface mount 16-pin SOIC package. > 1 of 6 04/26/04 # PARALLEL PROGRAMMING Parallel programming of the DS1045 is accomplished via the set of parallel inputs A0-A3 and B0-B3 as shown in Figure 1. Parallel input A0-A3 and B0-B3 accept TTL levels and are used to set the delay values of outputs OUTA and OUTB, respectively. Sixteen possible delay values between the minimum 9ns delay and the maximum delay of the DS1045-x device version can be selected using the parallel programming inputs A0-A3 or B0-B3 (see Table 2, "Delay vs. Programmed Input"). For example, the DS1045-3 outputs OUTA or OUTB and can be programmed to produce 16 possible delays between the 9ns (minimum) and the 54ns (maximum) in 3ns increment levels. For applications that do not require frequent reprogramming, the parallel inputs can be set using fixed logic levels, as would be produced by jumpers, DIP switches, or TTL levels as produced by computer systems. Maximum flexibility in parallel programming can be achieved when inputs are set by computer-generated data. By using the enable input pins for each respective programmed output and observing the input setup $(t_{DSE})$ and hold time $(t_{DHE})$ requirements, data can be latched on an 8-bit bus. If the enable pins, $\overline{EA}$ and $\overline{EB}$ , are not used to latch data, they should be set to a logic level 1. After each change in the programmed delay value, a settling time $(t_{EDV})$ or $(t_{PDV})$ is required before the delayed output signal is reliably produced. Since the DS1045 is a CMOS design, undefined input pins should be connected to well defined logic levels and not left floating. # **PART NUMBER TABLE** Table 1 | PART NUMBER | STEP ZERO DELAY | MAX DELAY TIME | MAX DELAY<br>TOLERANCE | |-------------|-----------------|----------------|------------------------| | DS1045-3 | 9 ± 1ns | 54ns | ±2.5ns | | DS1045-4 | 9 ± 1ns | 69ns | ±3.3ns | | DS1045-5 | 9 ± 1ns | 84ns | ±4.1ns | # NOTE: Additional delay step times are available from Dallas Semiconductor by special order. Consult factory for availability. # **BLOCK DIAGRAM** Figure 1 # **DELAY VS. PROGRAMMED VALUE** Table 2 | PART NUMBER | | OUTPUT DELAY VALUE | | | | | | | | | | | | | | | |-------------|-------------------------------------|--------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | | - | | | | | | | 1 | 1 | 1 | | 1 | | | | | | DS1045-3 | 9 | 12 | 15 | 18 | 21 | 24 | 27 | 30 | 33 | 36 | 39 | 42 | 45 | 48 | 51 | 54 | | DS1045-4 | 9 | 13 | 17 | 21 | 25 | 29 | 33 | 37 | 41 | 45 | 49 | 53 | 57 | 61 | 65 | 69 | | DS1045-5 | 9 | 14 | 19 | 24 | 29 | 34 | 39 | 44 | 49 | 54 | 59 | 64 | 69 | 74 | 79 | 84 | | I | PROGRAM VALUES FOR EACH DELAY VALUE | | | | | | | | | | | | | | | | | A0 OR B0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | A1 OR B1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | A2 OR B2 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | A3 OR B3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | # **DS1045 TEST CIRCUIT** Figure 2 # **TEST SETUP DESCRIPTION** Figure 2 illustrates the hardware configuration used for measuring the timing parameters of the DS1045. The input waveform is produced by a precision pulse generator under software control. Time delays are measured by a time interval counter (20 ps resolution) connected to the output. The DS1045 parallel inputs are controlled by an interface to a central computer. All measurements are fully automated with each instrument controlled by the computer over an IEEE 488 bus. # **ABSOLUTE MAXIMUM RATINGS\*** Voltage on Any Pin Relative to Ground -1.0 V to +7.0 VOperating Temperature $0^{\circ}\text{C to } 70^{\circ}\text{C}$ Storage Temperature $-55^{\circ}\text{C to } +125^{\circ}\text{C}$ Soldering Temperature See J-STD-020A specification Short Circuit Output Current 50mA for 1 second # RECOMMENDED DC OPERATING CONDITIONS (0°C to 70°C) | PARAMETER | SYMBOL | TEST CONDITION | MIN | TYP | MAX | UNITS | NOTES | |---------------------------|-----------------|-------------------------------------------------|------|-----|-------------------------|-------|-------| | Supply Voltage | $V_{CC}$ | | 4.75 | 5.0 | 5.25 | V | 1 | | Input Logic 1 | V <sub>IH</sub> | | 2.2 | | V <sub>CC</sub><br>+0.5 | V | 1 | | Input Logic 0 | V <sub>IL</sub> | | -0.5 | | 0.8 | μΑ | 1 | | Input Leakage | $I_{\rm I}$ | $0 \le V_I \le V_{CC}$ | -1.0 | | +1.0 | μΑ | | | Active Current | $I_{CC}$ | V <sub>CC</sub> =5.25V<br>PERIOD=1 μs | | | 35.0 | mA | | | Logic 1 Output<br>Current | I <sub>OH</sub> | $V_{CC} = 4.75 \text{V } V_{OH} = 4.0 \text{V}$ | | | -1.0 | mA | | | Logic 0 Output<br>Current | $I_{OL}$ | $V_{CC} = 4.75 V V_{OL} = 0.5 V$ | 8 | | | mA | | # **AC ELECTRICAL CHARACTERISTICS** (0°C to 70°C; $V_{CC}$ 5V ± 5%) | 710 EEEO IIIIO71E OII711 | (0 0 10 10 | , <b>0</b> , <b>1</b> 00 | $0 V \pm 0 / 0)$ | | | | |-------------------------------|---------------------------|----------------------------|------------------|-----|-------|-------| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | | Period | $t_{ m PERIOD}$ | 4 x t <sub>WI</sub> | | | ns | | | Pulse Width | t <sub>WI</sub> | 100% of<br>output<br>delay | | | ns | | | Input to Output Delay | $t_{\rm PLH},t_{\rm PHL}$ | | Table 1 | | ns | 2 | | Parallel Input Change to | $t_{PDX}$ | 0 | | | ns | | | Delay Invalid | | | | | | | | Parallel Input Valid to Delay | $t_{\mathrm{PDV}}$ | | 10 | | ns | | | Valid | | | | | | | | Enable Width | $t_{\rm EW}$ | 15 | | | ns | | | Data Setup to Enable | $t_{ m DSE}$ | 10 | | | ns | | | Data Hold from Enable | t <sub>DHE</sub> | 0 | | | ns | | | Enable to Delay Invalid | $t_{ m EDX}$ | | 5 | | ns | | | Enable to Delay Valid | $t_{ m EDV}$ | | 15 | | ns | | <sup>\*</sup> This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. **CAPACITANCE** $(T_A = 25^{\circ}C)$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |-------------------|----------|-----|-----|-----|-------|-------| | Input Capacitance | $C_{IN}$ | | | 10 | pF | | # **TEST CONDITIONS** $T_A=25$ °C $\pm$ 3°C $V_{CC} = 5.0V \pm 0.1V$ Input Pulse = 3.0V high to 0.0V low $\pm 0.1V$ Input Source Impedance = $50\Omega$ maximum Rise and fall times = 3.0ns max. between 0.6V and 2.4V Pulse Width = 250ns Period = 500ns Output Load = 74F04 Measurement Point = 1.5V on inputs and outputs Output Load Capacitance = 15pF # NOTE: Above conditions are for test only and do not restrict the operation of the device under other data sheet conditions. # TIMING DIAGRAM: NON-LATCHED PARALLEL MODE, $\overline{EA}$ , $\overline{EB}$ = $V_{IH}$ # TIMING DIAGRAM: LATCHED PARALLEL MODE # **TIMING DIAGRAM: DS1045 INPUTS TO OUTPUTS** # **TERMINOLOGY** **PERIOD:** The time elapsed between the leading edge of the first pulse and the leading edge of the following pulse. **t**<sub>WI</sub> (Pulse Width): The elapsed time on the pulse between the 1.5V point on the leading edge and the 1.5V point on the trailing edge, or the 1.5V point on the trailing edge and the 1.5V on the leading edge. **t**<sub>RISE</sub> (Input Rise Time): The elapsed time between the 20% and the 80% point on the leading edge of the input pulse. **t**<sub>FALL</sub> (Input Fall Time): The elapsed time between the 80% and the 20% point on the trailing edge of the input pulse. **t**<sub>PLH</sub> (Time Delay, Rising): The elapsed time between the 1.5V point on the leading edge of the input pulse and the 1.5V point on the leading edge of the output pulse. **t**<sub>PHL</sub> (Time Delay, Falling): The elapsed time between the 1.5V point on the trailing edge of the input pulse and the 1.5V point on the trailing edge of the output pulse. # NOTES: - 1. All voltages are referenced to ground. - 2. @ $V_{CC} = 5V$ and 25°C. Delay accurate on both rising and falling edges within tolerances given in Table 1.