

1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任 何异议请及时告之,我们将妥善解决。

本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。

3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。

4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.

2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.

3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.

4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".



Rev. 8 — 19 December 2014

**Product data sheet** 

#### **General description** 1.

The PCF2127 is a CMOS<sup>1</sup> Real Time Clock (RTC) and calendar with an integrated Temperature Compensated Crystal (Xtal) Oscillator (TCXO) and a 32.768 kHz quartz crystal optimized for very high accuracy and very low power consumption. The PCF2127 has 512 bytes of general-purpose static RAM, a selectable I<sup>2</sup>C-bus or SPI-bus, a backup battery switch-over circuit, a programmable watchdog function, a timestamp function, and many other features.

For a selection of NXP Real-Time Clocks, see Table 94 on page 89

#### **Features and benefits** 2.

- UL Recognized Component
- Operating temperature range from –40 °C to +85 °C
- Temperature Compensated Crystal Oscillator (TCXO) with integrated capacitors
- Typical accuracy:
  - PCF2127AT: ±3 ppm from –15 °C to +60 °C
    - PCF2127T: ±3 ppm from –30 °C to +80 °C
- Integration of a 32.768 kHz quartz crystal and oscillator in the same package
- Provides year, month, day, weekday, hours, minutes, seconds, and leap year correction
- 512 bytes of general-purpose static RAM
- Timestamp function
  - with interrupt capability
  - detection of two different events on one multilevel input pin (for example, for tamper detection)
- Two line bidirectional 400 kHz Fast-mode I<sup>2</sup>C-bus interface
- 3 line SPI-bus with separate data input and output (maximum speed 6.5 Mbit/s)
- Battery backup input pin and switch-over circuitry
- Battery backed output voltage
- Battery low detection function
- Extra power fail detection function with input and output pins
- Power-On Reset Override (PORO)
- Oscillator stop detection function
- Interrupt output (open-drain)

The definition of the abbreviations and acronyms used in this data sheet can be found in Section 21. 1.



- Programmable 1 second or 1 minute interrupt
- Programmable watchdog timer with interrupt
- Programmable alarm function with interrupt capability
- Programmable square wave output pin
- Programmable countdown timer with interrupt
- Clock operating voltage: 1.8 V to 4.2 V
- Low supply current: typical 0.70 μA at V<sub>DD</sub> = 3.3 V

# 3. Applications

- Electronic metering for electricity, water, and gas
- Precision timekeeping
- Access to accurate time of the day
- GPS equipment to reduce time to first fix
- Applications that require an accurate process timing
- Products with long automated unattended operation time

# 4. Ordering information

#### Table 1.Ordering information

| Type number | Package |                                                               |          |  |  |  |  |
|-------------|---------|---------------------------------------------------------------|----------|--|--|--|--|
|             | Name    | Description                                                   | Version  |  |  |  |  |
| PCF2127AT   | SO20    | plastic small outline package; 20 leads;<br>body width 7.5 mm | SOT163-1 |  |  |  |  |
| PCF2127T    | SO16    | plastic small outline package; 16 leads;<br>body width 7.5 mm | SOT162-1 |  |  |  |  |

# 4.1 Ordering options

#### Table 2.Ordering options

| Product type number | Orderable part number | Sales item<br>(12NC) | Delivery form                    | IC<br>revision |
|---------------------|-----------------------|----------------------|----------------------------------|----------------|
| PCF2127AT/2         | PCF2127AT/2Y          | 935299867518         | tape and reel, 13 inch, dry pack | 2              |
| PCF2127T/2          | PCF2127T/2Y           | 935299866518         | tape and reel, 13 inch, dry pack | 2              |

# 5. Marking

#### Table 3.Marking codes

| Product type number | Marking code |
|---------------------|--------------|
| PCF2127AT/2         | PCF2127AT    |
| PCF2127T/2          | PCF2127T     |

# 6. Block diagram



# 7. Pinning information

# 7.1 Pinning







After lead forming and cutting, there remain stubs from the package assembly process. These stubs are present at the edge of the package as illustrated in <u>Figure 4</u>. The stubs are at an electrical potential. To avoid malfunction of the PCF2127, it has to be ensured that they are not shorted with another electrical potential (e.g. by condensation).

# 7.2 Pin description

#### Table 4. Pin description of PCF2127

Input or input/output pins must always be at a defined level (V<sub>SS</sub> or V<sub>DD</sub>) unless otherwise specified.

| Symbol           | Pin       |          | Description                                                                                                           |  |  |
|------------------|-----------|----------|-----------------------------------------------------------------------------------------------------------------------|--|--|
|                  | PCF2127AT | PCF2127T |                                                                                                                       |  |  |
| SCL              | 1         | 1        | combined serial clock input for both I <sup>2</sup> C-bus and SPI-bus                                                 |  |  |
| SDI              | 2         | 2        | serial data input for SPI-bus                                                                                         |  |  |
|                  |           |          | connect to pin $V_{SS}$ if I <sup>2</sup> C-bus is selected                                                           |  |  |
| SDO              | 3         | 3        | serial data output for SPI-bus, push-pull                                                                             |  |  |
| SDA/CE           | 4         | 4        | combined serial data input and output for the I <sup>2</sup> C-bus and chip enable input (active LOW) for the SPI-bus |  |  |
| IFS              | 5         | 5        | interface selector input                                                                                              |  |  |
|                  |           |          | connect to pin $V_{SS}$ to select the SPI-bus                                                                         |  |  |
|                  |           |          | connect to pin BBS to select the I <sup>2</sup> C-bus                                                                 |  |  |
| TS               | 6         | 6        | timestamp input (active LOW) with 200 $k\Omega$ internal pull-up resistor (R_{PU})                                    |  |  |
| CLKOUT           | 7         | 7        | clock output (open-drain)                                                                                             |  |  |
| V <sub>SS</sub>  | 8         | 8        | ground supply voltage                                                                                                 |  |  |
| n.c.             | 9 to 12   | -        | not connected; do not connect; do not use as feed through                                                             |  |  |
| TEST             | 13        | 9        | do not connect; do not use as feed through                                                                            |  |  |
| PFO              | 14        | 10       | power fail output (open-drain; active LOW)                                                                            |  |  |
| PFI              | 15        | 11       | power fail input                                                                                                      |  |  |
| RST              | 16        | 12       | reset output (open-drain; active LOW)                                                                                 |  |  |
| INT              | 17        | 13       | interrupt output (open-drain; active LOW)                                                                             |  |  |
| BBS              | 18        | 14       | output voltage (battery backed)                                                                                       |  |  |
| V <sub>BAT</sub> | 19        | 15       | battery supply voltage (backup) connect to $V_{SS}$ if battery switch-over is not used                                |  |  |
| V <sub>DD</sub>  | 20        | 16       | supply voltage                                                                                                        |  |  |

# 8. Functional description

The PCF2127 is a Real Time Clock (RTC) and calendar with an on-chip Temperature Compensated Crystal (Xtal) Oscillator (TCXO) and a 32.768 kHz quartz crystal integrated into the same package (see <u>Section 8.3.3</u>).

Address and data are transferred by a selectable 400 kHz Fast-mode I<sup>2</sup>C-bus or a 3 line SPI-bus with separate data input and output (see <u>Section 9</u>). The maximum speed of the SPI-bus is 6.5 Mbit/s.

The PCF2127 has a backup battery input pin and backup battery switch-over circuit which monitors the main power supply. The backup battery switch-over circuit automatically switches to the backup battery when a power failure condition is detected (see <u>Section 8.6.1</u>). Accurate timekeeping is maintained even when the main power supply is interrupted.

A battery low detection circuit monitors the status of the battery (see <u>Section 8.6.2</u>). When the battery voltage drops below a certain threshold value, a flag is set to indicate that the battery must be replaced soon. This ensures the integrity of the data during periods of battery backup.

# 8.1 Register overview

The PCF2127 contains an auto-incrementing address register: the built-in address register will increment automatically after each read or write of a data byte up to the register 1Bh. After register 1Bh, the auto-incrementing will wrap around to address 00h (see Figure 5).



#### Fig 5. Handling address registers

- The first three registers (memory address 00h, 01h, and 02h) are used as control registers (see <u>Section 8.2</u>).
- The memory addresses 03h through to 09h are used as counters for the clock function (seconds up to years). The date is automatically adjusted for months with fewer than 31 days, including corrections for leap years. The clock can operate in 12-hour mode with an AM/PM indication or in 24-hour mode (see Section 8.9).
- The registers at addresses 0Ah through 0Eh define the alarm function. It can be selected that an interrupt is generated when an alarm event occurs (see <u>Section 8.10</u>).

PCF2127

- The register at address 0Fh defines the temperature measurement period and the clock out mode. The temperature measurement can be selected from every 4 minutes (default) down to every 30 seconds (see <u>Table 14</u>). CLKOUT frequencies of 32.768 kHz (default) down to 1 Hz for use as system clock, microcontroller clock, and so on, can be chosen (see <u>Table 15</u>).
- The registers at addresses 10h and 11h are used for the watchdog and countdown timer functions. The watchdog timer has four selectable source clocks allowing for timer periods from less than 1 ms to greater than 4 hours (see <u>Table 58</u>). Either the watchdog timer **or** the countdown timer can be enabled (see <u>Section 8.11</u>). For the watchdog timer, it is possible to select whether an interrupt or a pulse on the reset pin is generated when the watchdog times out. For the countdown timer, it is only possible that an interrupt is generated at the end of the countdown.
- The registers at addresses 12h to 18h are used for the timestamp function. When the trigger event happens, the actual time is saved in the timestamp registers (see <u>Section 8.12</u>).
- The register at address 19h is used for the correction of the crystal aging effect (see <u>Section 8.4.1</u>).
- The registers at addresses 1Ah and 1Bh define the RAM address. The register at address 1Ch (RAM\_wrt\_cmd) is the RAM write command; register 1Dh (RAM\_rd\_cmd) is the RAM read command. Data is transferred to or from the RAM by the serial interface (see <u>Section 8.5</u>).
- The registers Seconds, Minutes, Hours, Days, Months, and Years are all coded in Binary Coded Decimal (BCD) format to simplify application use. Other registers are either bit-wise or standard binary.

When one of the RTC registers is written or read, the content of all counters is temporarily frozen. This prevents a faulty writing or reading of the clock and calendar during a carry condition (see <u>Section 8.9.8</u>).

#### Table 5.Register overview

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as T must always be written with logic 0. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Address                 | Register name    | Bit          |          |                                 |                   |              |                |             |             | Reset value         | Reference           |
|-------------------------|------------------|--------------|----------|---------------------------------|-------------------|--------------|----------------|-------------|-------------|---------------------|---------------------|
|                         |                  | 7            | 6        | 5                               | 4                 | 3            | 2              | 1           | 0           | _                   |                     |
| Control re              | egisters         |              | 1        | 1                               | 1                 | 1            |                |             |             |                     |                     |
| 00h                     | Control_1        | EXT_<br>TEST | Т        | STOP                            | TSF1              | POR_<br>OVRD | 12_24          | MI          | SI          | 0000 1000           | Table 7 on page 10  |
| 01h                     | Control_2        | MSF          | WDTF     | TSF2                            | AF                | CDTF         | TSIE           | AIE         | CDTIE       | 0000 0000           | Table 9 on page 11  |
| 02h                     | Control_3        | P\           | WRMNG[2: | 0]                              | BTSE              | BF           | BLF            | BIE         | BLIE        | 0000 0000           | Table 11 on page 12 |
| Time and date registers |                  |              |          |                                 |                   |              |                |             |             |                     |                     |
| 03h                     | Seconds          | OSF          |          |                                 | SEC               | ONDS (0 to   | o 59)          |             |             | 1XXX XXXX           | Table 28 on page 30 |
| 04h                     | Minutes          | -            |          |                                 | MIN               | UTES (0 to   | 59)            |             |             | - XXX XXXX          | Table 31 on page 31 |
| 05h                     | Hours            | -            | -        | AMPM                            | ŀ                 | HOURS (1     | to 12) in 12   | -hour mode  | Э           | XX XXXX             | Table 33 on page 32 |
|                         |                  |              |          | HOURS (0 to 23) in 24-hour mode |                   |              |                |             | XX XXXX     |                     |                     |
| 06h                     | Days             | -            | -        |                                 | DAYS (1 to 31)    |              |                |             |             | XX XXXX             | Table 35 on page 32 |
| 07h                     | Weekdays         | -            | -        | -                               | WEEKDAYS (0 to 6) |              |                |             | XXX         | Table 37 on page 33 |                     |
| 08h                     | Months           | -            | -        | - MONTHS (1 to 12)              |                   |              |                |             |             | X XXXX              | Table 40 on page 34 |
| 09h                     | Years            |              |          | YEARS (0 to 99)                 |                   |              |                |             |             | XXXX XXXX           | Table 43 on page 35 |
| Alarm reg               | jisters          |              |          |                                 |                   |              |                |             |             | ÷                   |                     |
| 0Ah                     | Second_alarm     | AE_S         |          |                                 | SECON             | D_ALARM      | (0 to 59)      |             |             | 1XXX XXXX           | Table 45 on page 38 |
| 0Bh                     | Minute_alarm     | AE_M         |          |                                 | MINUTE            | E_ALARM      | (0 to 59)      |             |             | 1XXX XXXX           | Table 47 on page 38 |
| 0Ch                     | Hour_alarm       | AE_H         | -        | AMPM                            | HOU               | JR_ALARM     | l (1 to 12) ir | n 12-hour n | node        | 1 - XX XXXX         | Table 49 on page 39 |
|                         |                  |              |          |                                 | HOUR_AI           | _ARM (0 to   | 23) in 24-h    | our mode    |             | 1 - XX XXXX         |                     |
| 0Dh                     | Day_alarm        | AE_D         | -        |                                 |                   | DAY_ALAF     | RM (1 to 31)   |             |             | 1 - XX XXXX         | Table 51 on page 39 |
| 0Eh                     | Weekday_alarm    | AE_W         | -        | -                               | -                 | -            | WEEKD          | AY_ALARN    | /I (0 to 6) | 1 XXX               | Table 53 on page 40 |
| CLKOUT                  | control register |              |          |                                 |                   |              |                |             |             | ÷                   |                     |
| 0Fh                     | CLKOUT_ctl       | TCR          | [1:0]    | OTPR                            | -                 | -            |                | COF[2:0]    |             | 00X 000             | Table 13 on page 12 |
| watchdog                | registers        |              |          |                                 |                   |              |                |             |             | ÷                   |                     |
| 10h                     | Watchdg_tim_ctl  | WD_C         | D[1:0]   | TI_TP                           | -                 | -            | -              | TF[         | 1:0]        | 000 11              | Table 55 on page 41 |
| 11h                     | Watchdg_tim_val  |              |          | W                               | ATCHDG_           | TIM_VAL[7    | :0]            |             |             | XXXX XXXX           | Table 57 on page 42 |
| Timestam                | p registers      |              |          |                                 |                   |              |                |             |             |                     |                     |
| 12h                     | Timestp_ctl      | TSM          | TSOFF    | -                               |                   | 1_0_1        | 16_TIMEST      | P[4:0]      |             | 00 - X XXXX         | Table 68 on page 50 |

PCF2127

# **PCF2127**

Accurate RTC with integrated quartz crystal for industrial applications

#### Table 5. Register overview ...continued

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as T must always be written with logic 0. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Address   | Register name | Bit | Bit |                                                     |                           |             |              |            |           | Reset value         | Reference           |
|-----------|---------------|-----|-----|-----------------------------------------------------|---------------------------|-------------|--------------|------------|-----------|---------------------|---------------------|
|           |               | 7   | 6   | 5         4         3         2         1         0 |                           |             |              |            |           |                     |                     |
| 13h       | Sec_timestp   | -   |     |                                                     | SECONE                    | _TIMESTF    | P (0 to 59)  |            |           | - XXX XXXX          | Table 70 on page 50 |
| 14h       | Min_timestp   | -   |     |                                                     | MINUTE                    | _TIMESTP    | (0 to 59)    |            |           | - XXX XXXX          | Table 72 on page 51 |
| 15h       | Hour_timestp  | -   | -   | AMPM                                                | HOU                       | R_TIMEST    | P (1 to 12)  | in 12-hour | mode      | XX XXXX             | Table 74 on page 51 |
|           |               |     |     |                                                     | HOUR_TIM                  | MESTP (0 t  | o 23) in 24- | hour mode  | ;         | XX XXXX             |                     |
| 16h       | Day_timestp   | -   | -   |                                                     | DAY_TIMESTP (1 to 31)     |             |              |            |           |                     | Table 76 on page 52 |
| 17h       | Mon_timestp   | -   | -   | -                                                   | - MONTH_TIMESTP (1 to 12) |             |              |            |           |                     | Table 78 on page 52 |
| 18h       | Year_timestp  |     |     | YI                                                  | EAR_TIME                  | STP (0 to 9 | 9)           |            |           | XXXX XXXX           | Table 80 on page 52 |
| Aging off | set register  | Ċ   |     |                                                     |                           |             |              |            |           |                     |                     |
| 19h       | Aging_offset  | -   | -   | -                                                   | -                         |             | AO[          | 3:0]       |           | 1000                | Table 17 on page 14 |
| RAM regis | sters         | Ċ   |     |                                                     |                           |             |              |            |           |                     |                     |
| 1Ah       | RAM_addr_MSB  | -   | -   | -                                                   | -                         | -           | -            | -          | RA8       | 0                   | Table 20 on page 16 |
| 1Bh       | RAM_addr_LSB  |     |     | RA[7:0]                                             |                           |             |              |            |           | 0000 0000           | Table 22 on page 16 |
| 1Ch       | RAM_wrt_cmd   | Х   | Х   | Х                                                   | X X X X X X               |             |              |            | XXXX XXXX | Table 23 on page 16 |                     |
| 1Dh       | RAM_rd_cmd    | Х   | Х   | Х                                                   | Х                         | Х           | Х            | Х          | Х         | XXXX XXXX           | Table 24 on page 16 |

Product data sheet

8

Rev. 8 ion provided in this document is subject to legal disclai 19 December 2014

© NXP Semiconductors N.V. 2014. All rights reserved. 9 of 100

# 8.2 Control registers

The first 3 registers of the PCF2127, with the addresses 00h, 01h, and 02h, are used as control registers.

# 8.2.1 Register Control\_1

# Table 6. Control\_1 - control and status register 1 (address 00h) bit allocation Bits labeled as T must always be written with logic 0.

| Bit            | 7            | 6 | 5    | 4    | 3            | 2     | 1  | 0  |
|----------------|--------------|---|------|------|--------------|-------|----|----|
| Symbol         | EXT_<br>TEST | Т | STOP | TSF1 | POR_<br>OVRD | 12_24 | MI | SI |
| Reset<br>value | 0            | 0 | 0    | 0    | 1            | 0     | 0  | 0  |

# Table 7. Control\_1 - control and status register 1 (address 00h) bit description

Bits labeled as T must always be written with logic 0.

| Bit | Symbol   | Value | Description                                                                                                    | Reference             |
|-----|----------|-------|----------------------------------------------------------------------------------------------------------------|-----------------------|
| 7   | EXT_TEST | 0     | normal mode                                                                                                    | Section 8.14          |
|     |          | 1     | external clock test mode                                                                                       |                       |
| 6   | Т        | 0     | unused                                                                                                         | -                     |
| 5   | STOP     | 0     | RTC source clock runs                                                                                          | Section 8.15          |
|     |          | 1     | RTC clock is stopped;                                                                                          |                       |
|     |          |       | RTC divider chain flip-flops are asynchronously<br>set logic 0;                                                |                       |
|     |          |       | CLKOUT at 32.768 kHz, 16.384 kHz, or<br>8.192 kHz is still available                                           |                       |
| 4   | TSF1     | 0     | no timestamp interrupt generated                                                                               | Section 8.12.1        |
|     |          | 1     | flag set when $\overline{\text{TS}}$ input is driven to an intermediate level between power supply and ground; |                       |
|     |          |       | flag must be cleared to clear interrupt                                                                        |                       |
| 3   | POR_OVRD | 0     | Power-On Reset Override (PORO) facility disabled;                                                              | Section 8.8.2         |
|     |          |       | set logic 0 for normal operation                                                                               |                       |
|     |          | 1     | Power-On Reset Override (PORO) sequence reception enabled                                                      |                       |
| 2   | 12_24    | 0     | 24-hour mode selected                                                                                          | Table 33,             |
|     |          | 1     | 12-hour mode selected                                                                                          | Table 49,<br>Table 74 |
| 1   | MI       | 0     | minute interrupt disabled                                                                                      | Section 8.13.1        |
|     |          | 1     | minute interrupt enabled                                                                                       |                       |
| 0   | SI       | 0     | second interrupt disabled                                                                                      |                       |
|     |          | 1     | second interrupt enabled                                                                                       |                       |

# 8.2.2 Register Control\_2

| Table 8. | Control 2 - control ar | nd status register 2 ( | address 01h | bit allocation             |
|----------|------------------------|------------------------|-------------|----------------------------|
| 10010 01 |                        | ia otatao iogiotoi = ( | aaa. 000 0  | , white an observer of the |

| Bit            | 7   | 6    | 5    | 4  | 3    | 2    | 1   | 0     |
|----------------|-----|------|------|----|------|------|-----|-------|
| Symbol         | MSF | WDTF | TSF2 | AF | CDTF | TSIE | AIE | CDTIE |
| Reset<br>value | 0   | 0    | 0    | 0  | 0    | 0    | 0   | 0     |

#### Table 9. Control\_2 - control and status register 2 (address 01h) bit description

| Bit | Symbol | Value | Description                                                | Reference      |
|-----|--------|-------|------------------------------------------------------------|----------------|
| 7   | MSF    | 0     | no minute or second interrupt generated                    | Section 8.13   |
|     |        | 1     | flag set when minute or second interrupt generated;        | -              |
|     |        |       | flag must be cleared to clear interrupt                    |                |
| 6   | WDTF   | 0     | no watchdog timer interrupt or reset generated             | Section 8.13.4 |
|     |        | 1     | flag set when watchdog timer interrupt or reset generated; |                |
|     |        |       | flag cannot be cleared by command (read-only)              |                |
| 5   | TSF2   | 0     | no timestamp interrupt generated                           | Section 8.12.1 |
|     |        | 1     | flag set when $\overline{TS}$ input is driven to ground;   |                |
|     |        |       | flag must be cleared to clear interrupt                    |                |
| 4   | AF     | 0     | no alarm interrupt generated                               | Section 8.10.6 |
|     |        | 1     | flag set when alarm triggered;                             | -              |
|     |        |       | flag must be cleared to clear interrupt                    |                |
| 3   | CDTF   | 0     | no countdown timer interrupt generated                     | Section 8.11.4 |
|     |        | 1     | flag set when countdown timer interrupt generated;         |                |
|     |        |       | flag must be cleared to clear interrupt                    |                |
| 2   | TSIE   | 0     | no interrupt generated from timestamp flag                 | Section 8.13.6 |
|     |        | 1     | interrupt generated when timestamp flag set                |                |
| 1   | AIE    | 0     | no interrupt generated from the alarm flag                 | Section 8.13.5 |
|     |        | 1     | interrupt generated when alarm flag set                    | -              |
| 0   | CDTIE  | 0     | no interrupt generated from countdown timer flag           | Section 8.13.2 |
|     |        | 1     | interrupt generated when countdown timer flag set          |                |

PCF2127

# 8.2.3 Register Control\_3

#### Table 10. Control\_3 - control and status register 3 (address 02h) bit allocation

| Bit            | 7 | 6           | 5 | 4    | 3  | 2   | 1   | 0    |
|----------------|---|-------------|---|------|----|-----|-----|------|
| Symbol         | F | PWRMNG[2:0] | ] | BTSE | BF | BLF | BIE | BLIE |
| Reset<br>value | 0 | 0           | 0 | 0    | 0  | 0   | 0   | 0    |

#### Table 11. Control\_3 - control and status register 3 (address 02h) bit description

| Bit    | Symbol      | Value                  | Description                                                                                         | Reference             |
|--------|-------------|------------------------|-----------------------------------------------------------------------------------------------------|-----------------------|
| 7 to 5 | PWRMNG[2:0] | see<br><u>Table 25</u> | control of the battery switch-over, battery low detection, and extra power fail detection functions | Section 8.6           |
| 4      | BTSE        | 0                      | no timestamp when battery switch-over occurs                                                        | Section 8.12.4        |
|        |             | 1                      | time-stamped when battery switch-over occurs                                                        |                       |
| 3      | BF          | 0                      | no battery switch-over interrupt generated                                                          | Section 8.6.1         |
|        |             | 1                      | flag set when battery switch-over occurs;                                                           | and<br>Section 8 12 4 |
|        |             |                        | flag must be cleared to clear interrupt                                                             | 00000110.12.4         |
| 2      | BLF         | 0                      | battery status ok;                                                                                  | Section 8.6.2         |
|        |             |                        | no battery low interrupt generated                                                                  |                       |
|        |             | 1                      | battery status low;                                                                                 |                       |
|        |             |                        | flag cannot be cleared by command                                                                   |                       |
| 1      | BIE         | 0                      | no interrupt generated from the battery flag (BF)                                                   | Section 8.13.7        |
|        |             | 1                      | interrupt generated when BF is set                                                                  | -                     |
| 0      | BLIE        | 0                      | no interrupt generated from battery low flag (BLF)                                                  | Section 8.13.8        |
|        |             | 1                      | interrupt generated when BLF is set                                                                 |                       |

# 8.3 Register CLKOUT\_ctl

#### Table 12. CLKOUT\_ctl - CLKOUT control register (address 0Fh) bit allocation

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7   | 6     | 5    | 4 | 3 | 2 | 1        | 0 |
|----------------|-----|-------|------|---|---|---|----------|---|
| Symbol         | TCR | [1:0] | OTPR | - | - |   | COF[2:0] |   |
| Reset<br>value | 0   | 0     | Х    | - | - | 0 | 0        | 0 |

#### Table 13. CLKOUT\_ctl - CLKOUT control register (address 0Fh) bit description

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol   | Value        | Description                    |
|--------|----------|--------------|--------------------------------|
| 7 to 6 | TCR[1:0] | see Table 14 | temperature measurement period |
| 5      | OTPR     | 0            | no OTP refresh                 |
|        |          | 1            | OTP refresh performed          |
| 4 to 3 | -        | -            | unused                         |
| 2 to 0 | COF[2:0] | see Table 15 | CLKOUT frequency selection     |

#### 8.3.1 Temperature compensated crystal oscillator

The frequency of tuning fork quartz crystal oscillators is temperature-dependent. In the PCF2127, the frequency deviation caused by temperature variation is corrected by adjusting the load capacitance of the crystal oscillator.

The load capacitance is changed by switching between two load capacitance values using a modulation signal with a programmable duty cycle. In order to compensate the spread of the quartz parameters every chip is factory calibrated.

The frequency accuracy can be evaluated by measuring the frequency of the square wave signal available at the output pin CLKOUT. However, the selection of  $f_{CLKOUT} = 32.768$  kHz (default value) leads to inaccurate measurements. Accurate frequency measurement occurs when  $f_{CLKOUT} = 16.384$  kHz or lower is selected (see Table 15).

#### 8.3.1.1 Temperature measurement

The PCF2127 has a temperature sensor circuit used to perform the temperature compensation of the frequency. The temperature is measured immediately after power-on and then periodically with a period set by the temperature conversion rate TCR[1:0] in the register CLKOUT\_ctl.

| TCR[1:0] | Temperature measurement period |
|----------|--------------------------------|
| 00 [1]   | 4 min                          |
| 01       | 2 min                          |
| 10       | 1 min                          |
| 11       | 30 seconds                     |

#### Table 14. Temperature measurement period

[1] Default value.

## 8.3.2 OTP refresh

Each IC is calibrated during production and testing of the device. The calibration parameters are stored on EPROM cells called One Time Programmable (OTP) cells. It is recommended to process an OTP refresh once after the power is up and the oscillator is operating stable. The OTP refresh takes less than 100 ms to complete.

To perform an OTP refresh, bit OTPR has to be cleared (set to logic 0) and then set to logic 1 again.

#### 8.3.3 Clock output

A programmable square wave is available at pin CLKOUT. Operation is controlled by the COF[2:0] control bits in register CLKOUT\_ctl. Frequencies of 32.768 kHz (default) down to 1 Hz can be generated for use as system clock, microcontroller clock, charge pump input, or for calibrating the oscillator.

CLKOUT is an open-drain output and enabled at power-on. When disabled, the output is high-impedance.

| Table 15. | CLKOUT | frequency | selection |
|-----------|--------|-----------|-----------|
|           |        |           |           |

| COF[2:0]   | CLKOUT frequency (Hz) | Typical duty cycle <sup>[1]</sup> |
|------------|-----------------------|-----------------------------------|
| 000 [2][3] | 32768                 | 60 : 40 to 40 : 60                |
| 001        | 16384                 | 50 : 50                           |
| 010        | 8192                  | 50 : 50                           |
| 011        | 4096                  | 50 : 50                           |
| 100        | 2048                  | 50 : 50                           |
| 101        | 1024                  | 50 : 50                           |
| 110        | 1                     | 50 : 50                           |
| 111        | CLKOUT = high-Z       | -                                 |

[1] Duty cycle definition: % HIGH-level time : % LOW-level time.

[2] Default value.

[3] The specified accuracy of the RTC can be only achieved with CLKOUT frequencies not equal to 32.768 kHz or if CLKOUT is disabled.

The duty cycle of the selected clock is not controlled, however, due to the nature of the clock generation all but the 32.768 kHz frequencies are 50 : 50.

# 8.4 Register Aging\_offset

# Table 16. Aging\_offset - crystal aging offset register (address 19h) bit allocation Bit positions labeled as - are not implemented and return 0 when read.

| •              |   | • |   |   |         |   |   |   |
|----------------|---|---|---|---|---------|---|---|---|
| Bit            | 7 | 6 | 5 | 4 | 3       | 2 | 1 | 0 |
| Symbol         | - | - | - | - | AO[3:0] |   |   |   |
| Reset<br>value | - | - | - | - | 1       | 0 | 0 | 0 |

# Table 17. Aging\_offset - crystal aging offset register (address 19h) bit description Bit positions labeled as - are not implemented and return 0 when read.

| Bit    | Symbol  | Value               | Description        |
|--------|---------|---------------------|--------------------|
| 7 to 4 | -       | -                   | unused             |
| 3 to 0 | AO[3:0] | see <u>Table 18</u> | aging offset value |

#### 8.4.1 Crystal aging correction

The PCF2127 has an offset register Aging\_offset to correct the crystal aging effects<sup>2</sup>.

The accuracy of the frequency of a quartz crystal depends on its aging. The aging offset adds an adjustment, positive or negative, in the temperature compensation circuit which allows correcting the aging effect.

At 25 °C, the aging offset bits allow a frequency correction of typically 1 ppm per AO[3:0] value, from -7 ppm to +8 ppm.

PCF2127

<sup>2.</sup> For further information, refer to the application note Ref. 3 "AN11266".

| AO[3:0] |          | ppm |
|---------|----------|-----|
| Decimal | Binary   |     |
| 0       | 0000     | +8  |
| 1       | 0001     | +7  |
| 2       | 0010     | +6  |
| 3       | 0011     | +5  |
| 4       | 0100     | +4  |
| 5       | 0101     | +3  |
| 6       | 0110     | +2  |
| 7       | 0111     | +1  |
| 8       | 1000 [1] | 0   |
| 9       | 1001     | -1  |
| 10      | 1010     | -2  |
| 11      | 1011     | -3  |
| 12      | 1100     | -4  |
| 13      | 1101     | -5  |
| 14      | 1110     | -6  |
| 15      | 1111     | -7  |

Table 18. Frequency correction at 25 °C, typical

[1] Default value.

# 8.5 General purpose 512 bytes static RAM

The PCF2127 contains a general purpose 512 bytes static RAM. This integrated SRAM is battery backed and can therefore be used to store data which is essential for the application to survive a power outage.

9 bits, RA[8:0], define the RAM address pointer in registers RAM\_addr\_MSB and RAM\_addr\_LSB. The register address pointer increments after each read or write automatically up to 1Bh and then wraps around to address 00h (see Figure 5 on page 6).

Data is transferred to or from the RAM by the interface. To write to the RAM, the register RAM\_wrt\_cmd, to read from the RAM the register RAM\_rd\_cmd must be addressed explicitly.

#### Accurate RTC with integrated quartz crystal for industrial applications

#### 8.5.1 Register RAM\_addr\_MSB

# Table 19. RAM\_addr\_MSB - RAM address MSB register (address 1Ah) bit allocation

Bit positions labeled as - are not implemented and return 0 when read.

| Bit            | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
|----------------|---|---|---|---|---|---|---|-----|
| Symbol         | - | - | - | - | - | - | - | RA8 |
| Reset<br>value | - | - | - | - | - | - | - | 0   |

#### Table 20. RAM\_addr\_MSB - RAM address MSB register (address 1Ah) bit description

Bit positions labeled as - are not implemented and return 0 when read.

| Bit    | Symbol | Description                            |
|--------|--------|----------------------------------------|
| 7 to 1 | -      | unused                                 |
| 0      | RA8    | RAM address, MSB (9 <sup>th</sup> bit) |

#### 8.5.2 Register RAM\_addr\_LSB

#### Table 21. RAM\_addr\_LSB - RAM address LSB register (address 1Bh) bit allocation

| Bit            | 7       | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---------|---|---|---|---|---|---|---|
| Symbol         | RA[7:0] |   |   |   |   |   |   |   |
| Reset<br>value | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

#### Table 22. RAM\_addr\_LSB - RAM address LSB register (address 1Bh) bit description

| Bit    | Symbol  | Description                                               |  |
|--------|---------|-----------------------------------------------------------|--|
| 7 to 0 | RA[7:0] | RAM address, LSB (1 <sup>st</sup> to 8 <sup>th</sup> bit) |  |

#### 8.5.3 Register RAM\_wrt\_cmd

#### Table 23. RAM\_wrt\_cmd - RAM write command register (address 1Ch) bit description

| Bit    | Symbol | Description                 |  |
|--------|--------|-----------------------------|--|
| 7 to 0 | -      | data to be written into RAM |  |

#### 8.5.4 Register RAM\_rd\_cmd

#### Table 24. RAM\_rd\_cmd - RAM read command register (address 1Dh) bit description

| Bit    | Symbol | Description              |  |
|--------|--------|--------------------------|--|
| 7 to 0 | -      | data to be read from RAM |  |

#### 8.5.5 Operation examples

#### 8.5.5.1 Writing to the RAM

- 1. Set RAM address:
  - Select register RAM\_addr\_MSB (send address 1Ah).
  - Set value for bit RA8 (data byte of register 1Ah).
     Note: register address will be incremented automatically to 1Bh.
  - Set value for array RA[7:0] (data byte of register 1Bh).
- 2. Send RAM write command:
  - Select register RAM\_wrt\_cmd (send address 1Ch).
- 3. Write data into the RAM:
  - Write n data byte into RAM.

For details, see Figure 46 on page 69.

#### 8.5.5.2 Reading from the RAM

- 1. Set RAM address:
  - Select register RAM\_addr\_MSB (send address 1Ah).
  - Set value for bit RA8 (data byte of register 1Ah).
     Note: register address will be incremented automatically to 1Bh.
  - Set value for array RA[7:0] (data byte of register 1Bh).
- 2. Send RAM read command:
  - Select register RAM\_rd\_cmd (send address 1Dh).
- 3. Read from the RAM:
  - Read n data byte from the RAM.

For details, see Figure 47 on page 70.

# 8.6 Power management functions

The PCF2127 has two power supplies:

 $V_{DD}$  — the main power supply

 $V_{BAT}$  — the battery backup supply

Internally, the PCF2127 is operating with the internal operating voltage  $V_{oper(int)}$  which is also available as  $V_{BBS}$  on the battery backed output voltage pin, BBS. Depending on the condition of the main power supply and the selected power management function,  $V_{oper(int)}$  is either on the potential of  $V_{DD}$  or  $V_{BAT}$  (see Section 8.6.4).

Three power management functions are implemented:

**Battery switch-over function.** monitoring the main power supply  $V_{DD}$  and switching to  $V_{BAT}$  in case a power fail condition is detected (see <u>Section 8.6.1</u>).

**Battery low detection function.** monitoring the status of the battery,  $V_{BAT}$  (see Section 8.6.2).

**Extra power fail detection function.** monitoring the voltage at the power fail input pin, PFI (see <u>Section 8.6.3</u>).

The power management functions are controlled by the control bits PWRMNG[2:0] (see <u>Table 25</u>) in register Control\_3 (see <u>Table 11</u>):

| PWRMNG[2:0] | Function                                                                 |
|-------------|--------------------------------------------------------------------------|
| 000 [1]     | battery switch-over function is enabled in standard mode;                |
|             | battery low detection function is enabled;                               |
|             | extra power fail detection function is enabled                           |
| 001         | battery switch-over function is enabled in standard mode;                |
|             | battery low detection function is disabled;                              |
|             | extra power fail detection function is enabled                           |
| 010         | battery switch-over function is enabled in standard mode;                |
|             | battery low detection function is disabled;                              |
|             | extra power fail detection function is disabled                          |
| 011         | battery switch-over function is enabled in direct switching mode;        |
|             | battery low detection function is enabled;                               |
|             | extra power fail detection function is enabled                           |
| 100         | battery switch-over function is enabled in direct switching mode;        |
|             | battery low detection function is disabled;                              |
|             | extra power fail detection function is enabled                           |
| 101         | battery switch-over function is enabled in direct switching mode;        |
|             | battery low detection function is disabled;                              |
|             | extra power fail detection function is disabled                          |
| 110 [2]     | battery switch-over function is disabled - only one power supply         |
|             | (V <sub>DD</sub> );                                                      |
|             | battery low detection function is disabled;                              |
|             | extra power fail detection function is enabled                           |
| 111 [2]     | battery switch-over function is disabled - only one power supply $(1/2)$ |
|             | (VDD),                                                                   |
|             | Dattery fow detection function is disabled;                              |
|             | extra power rail detection function is disabled                          |

Table 25. Power management control bit description

[1] Default value.

[2] When the battery switch-over function is disabled, the PCF2127 works only with the power supply  $V_{DD}$ . V<sub>BAT</sub> must be put to ground and the battery low detection function is disabled.

#### 8.6.1 Battery switch-over function

The PCF2127 has a backup battery switch-over circuit which monitors the main power supply  $V_{DD}$ . When a power failure condition is detected, it automatically switches to the backup battery.

One of two operation modes can be selected:

**Standard mode** — the power failure condition happens when:

 $V_{DD} < V_{BAT}$  AND  $V_{DD} < V_{th(sw)bat}$ 

 $V_{th(sw)bat}$  is the battery switch threshold voltage. Typical value is 2.5 V. The battery switch-over in standard mode works only for  $V_{DD} > 2.5$  V

**Direct switching mode** — the power failure condition happens when  $V_{DD} < V_{BAT}$ . Direct switching from  $V_{DD}$  to  $V_{BAT}$  without requiring  $V_{DD}$  to drop below  $V_{th(sw)bat}$ 

When a power failure condition occurs and the power supply switches to the battery, the following sequence occurs:

- 1. The battery switch flag BF (register Control\_3) is set logic 1.
- An interrupt is generated if the control bit BIE (register Control\_3) is enabled (see <u>Section 8.13.7</u>).
- If the control bit BTSE (register Control\_3) is logic 1, the timestamp registers store the time and date when the battery switch occurred (see <u>Section 8.12.4</u>).
- 4. The battery switch flag BF is cleared by command; it must be cleared to clear the interrupt.

The interface is disabled in battery backup operation:

- Interface inputs are not recognized, preventing extraneous data being written to the device
- Interface outputs are high-impedance

For further information about I<sup>2</sup>C-bus communication and battery backup operation, see <u>Section 9.3 on page 70</u>.

#### 8.6.1.1 Standard mode

If  $V_{DD} > V_{BAT} \text{ OR } V_{DD} > V_{th(sw)bat}$ :  $V_{oper(int)}$  is at  $V_{DD}$  potential.

If  $V_{DD} < V_{BAT}$  AND  $V_{DD} < V_{th(sw)bat}$ :  $V_{oper(int)}$  is at  $V_{BAT}$  potential.



#### 8.6.1.2 Direct switching mode

If  $V_{DD} > V_{BAT}$ :  $V_{oper(int)}$  is at  $V_{DD}$  potential.

If  $V_{DD} < V_{BAT}$ :  $V_{oper(int)}$  is at  $V_{BAT}$  potential.

The direct switching mode is useful in systems where V<sub>DD</sub> is always higher than V<sub>BAT</sub>. This mode is not recommended if the V<sub>DD</sub> and V<sub>BAT</sub> values are similar (for example, V<sub>DD</sub> = 3.3 V, V<sub>BAT</sub>  $\ge$  3.0 V). In direct switching mode, the power consumption is reduced compared to the standard mode because the monitoring of V<sub>DD</sub> and V<sub>th(sw)bat</sub> is not performed.



#### 8.6.1.3 Battery switch-over disabled: only one power supply (V<sub>DD</sub>)

When the battery switch-over function is disabled:

- The power supply is applied on the V<sub>DD</sub> pin
- The V<sub>BAT</sub> pin must be connected to ground
- V<sub>oper(int)</sub> is at V<sub>DD</sub> potential
- The battery flag (BF) is always logic 0

#### 8.6.1.4 Battery switch-over architecture

The architecture of the battery switch-over circuit is shown in Figure 8.



V<sub>oper(int)</sub> is at V<sub>DD</sub> or V<sub>BAT</sub> potential.

**Remark:** It has to be assured that there are decoupling capacitors on the pins  $V_{DD}$ ,  $V_{BAT}$ , and BBS.

#### 8.6.2 Battery low detection function

The PCF2127 has a battery low detection circuit which monitors the status of the battery  $\ensuremath{\mathsf{V}_{\text{BAT}}}$ 

When  $V_{BAT}$  drops below the threshold value  $V_{th(bat)low}$  (typically 2.5 V), the BLF flag (register Control\_3) is set to indicate that the battery is low and that it must be replaced. Monitoring of the battery voltage also occurs during battery operation.

An unreliable battery cannot prevent that the supply voltage drops below  $V_{low}$  (typical 1.2 V) and with that the data integrity gets lost. (For further information about  $V_{low}$  see <u>Section 8.7.</u>)

When  $V_{BAT}$  drops below the threshold value  $V_{th(bat)low}$ , the following sequence occurs (see Figure 9):

- 1. The battery low flag BLF is set logic 1.
- An interrupt is generated if the control bit BLIE (register Control\_3) is enabled (see <u>Section 8.13.8</u>).
- 3. The flag BLF remains logic 1 until the battery is replaced. BLF cannot be cleared by command. It is automatically cleared by the battery low detection circuit when the battery is replaced or when the voltage rises again above the threshold value. This could happen if a super capacitor is used as a backup source and the main power is applied again.

# PCF2127

Accurate RTC with integrated quartz crystal for industrial applications



# 8.6.3 Extra power fail detection function

The PCF2127 has an extra power fail detection circuit which compares the voltage at the power fail input pin PFI to an internal reference voltage equal to 1.25 V.

If  $V_{PFI} < 1.25$  V, the power fail output  $\overline{PFO}$  is driven LOW.  $\overline{PFO}$  is an open-drain, active LOW output which requires an external pull-up resistor in any application.

The extra power fail detection function is typically used as a low voltage detection for the main power supply  $V_{DD}$  (see Figure 10).



Usually R1 and R2 should be chosen such that the voltage at pin PFI

- is higher than 1.25 V at start-up
- falls below 1.25 V when V<sub>DD</sub> falls below a desired threshold voltage, V<sub>th(uvp)</sub>, defined by Equation 1:

$$V_{th(uvp)} = \left(\frac{R_1}{R_2} + I\right) \times I.25V \tag{1}$$

 $V_{th(uvp)}$  value is usually set to a value that there are several milliseconds before  $V_{DD}$  falls below the minimum operating voltage of the system, in order to allow the microcontroller to perform early backup operations, like terminating the communication with the PCF2127.

The value of C is determined from Equation 2:

$$C = \frac{0.02}{(R_1 / / R_2)} \left[ \frac{As}{V} \right]$$
(2)

If the extra power fail detection function is not used, pin PFI must be connected to  $V_{SS}$  and pin PFO must be left open circuit.

#### 8.6.3.1 Extra power fail detection when the battery switch-over function is enabled

- When the power switches to the backup battery supply V<sub>BAT</sub>, the power fail comparator is switched off and the power fail output at pin PFO goes (or remains) LOW
- When the power switches back to the main  $V_{DD}$ , the pin  $\overline{PFO}$  is not driven LOW anymore. It is pulled HIGH through the external pull-up resistance for a certain time (t<sub>rec</sub> = 15.63 ms to 31.25 ms). Then the power fail comparator is enabled again

For illustration, see Figure 11 and Figure 12.

# **PCF2127**

#### Accurate RTC with integrated quartz crystal for industrial applications





#### 8.6.3.2 Extra power fail detection when the battery switch-over function is disabled

If the battery switch-over function is disabled and the power fail comparator is enabled, the power fail output at pin  $\overline{PFO}$  depends only on the result of the comparison between V<sub>PFI</sub> and 1.25 V:

- If V<sub>PFI</sub> > 1.25 V, PFO = HIGH (through the external pull-up resistor)
- If  $V_{PFI} < 1.25 \text{ V}$ ,  $\overline{PFO} = LOW$



#### 8.6.4 Battery backup supply

The  $V_{BBS}$  voltage on the output pin BBS is at the same potential as the internal operating voltage  $V_{oper(int)}$ , depending on the selected battery switch-over function mode:

#### Table 26.Output pin BBS

| Battery switch-over function mode | Conditions                                                                      | Potential of<br>V <sub>oper(int)</sub> and<br>V <sub>BBS</sub> |
|-----------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------|
| standard                          | $V_{DD} > V_{BAT} \text{ OR } V_{DD} > V_{th(sw)bat}$                           | V <sub>DD</sub>                                                |
|                                   | V <sub>DD</sub> < V <sub>BAT</sub> AND V <sub>DD</sub> < V <sub>th(sw)bat</sub> | V <sub>BAT</sub>                                               |
| direct switching                  | $V_{DD} > V_{BAT}$                                                              | V <sub>DD</sub>                                                |
|                                   | V <sub>DD</sub> < V <sub>BAT</sub>                                              | V <sub>BAT</sub>                                               |
| disabled                          | only V <sub>DD</sub> available,<br>V <sub>BAT</sub> must be put to ground       | V <sub>DD</sub>                                                |

The output pin BBS can be used as a supply for external devices with battery backup needs, such as SRAM (see <u>Ref. 3 "AN11266"</u>). For this case, <u>Figure 14</u> shows the typical driving capability when  $V_{BBS}$  is driven from  $V_{DD}$ .

# PCF2127

#### Accurate RTC with integrated quartz crystal for industrial applications



# 8.7 Oscillator stop detection function

The PCF2127 has an on-chip oscillator detection circuit which monitors the status of the oscillation: whenever the oscillation stops, a reset occurs and the oscillator stop flag OSF (in register Seconds) is set logic 1.

#### • Power-on:

- a. The oscillator is not running, the chip is in reset (OSF is logic 1).
- b. When the oscillator starts running and is stable after power-on, the chip exits from reset.
- c. The flag OSF is still logic 1 and can be cleared (OSF set logic 0) by command.

#### • Power supply failure:

- a. When the power supply of the chip drops below a certain value ( $V_{low}$ ), typically 1.2 V, the oscillator stops running and a reset occurs.
- b. When the power supply returns to normal operation, the oscillator starts running again, the chip exits from reset.
- c. The flag OSF is still logic 1 and can be cleared (OSF set logic 0) by command.

# PCF2127

#### Accurate RTC with integrated quartz crystal for industrial applications



# 8.8 Reset function

The PCF2127 has a Power-On Reset (POR) and a Power-On Reset Override (PORO) function implemented.

#### 8.8.1 Power-On Reset (POR)

The POR is active whenever the oscillator is stopped. The oscillator is considered to be stopped during the time between power-on and stable crystal resonance (see Figure 16). This time may be in the range of 200 ms to 2 s depending on temperature and supply voltage. Whenever an internal reset occurs, the oscillator stop flag is set (OSF set logic 1).

The OTP refresh (see <u>Section 8.3.2 on page 13</u>) should ideally be executed as the first instruction after start-up and also after a reset due to an oscillator stop.

**PCF2127** 

Accurate RTC with integrated quartz crystal for industrial applications



After POR, the following mode is entered:

- 32.768 kHz CLKOUT active
- Power-On Reset Override (PORO) available to be set
- 24-hour mode is selected
- Battery switch-over is enabled
- · Battery low detection is enabled
- Extra power fail detection is enabled

The register values after power-on are shown in <u>Table 5 on page 8</u>.

# 8.8.2 Power-On Reset Override (PORO)

The POR duration is directly related to the crystal oscillator start-up time. Due to the long start-up times experienced by these types of circuits, a mechanism has been built in to disable the POR and therefore speed up the on-board test of the device.



The setting of the PORO mode requires that POR\_OVRD in register Control\_1 is set logic 1 and that the signals at the interface pins SDA/CE and SCL are toggled as illustrated in Figure 18. All timings shown are required minimum.

PCF2127



Once the override mode is entered, the device is immediately released from the reset state and the set-up operation can commence.

The PORO mode is cleared by writing logic 0 to POR\_OVRD. POR\_OVRD must be logic 1 before a re-entry into the override mode is possible. Setting POR\_OVRD logic 0 during normal operation has no effect except to prevent accidental entry into the PORO mode.

# 8.9 Time and date function

Most of these registers are coded in the Binary Coded Decimal (BCD) format.

#### 8.9.1 Register Seconds

# Table 27. Seconds - seconds and clock integrity register (address 03h) bit allocation

Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7   | 6 | 5                 | 4 | 3 | 2 | 1 | 0 |
|----------------|-----|---|-------------------|---|---|---|---|---|
| Symbol         | OSF |   | SECONDS (0 to 59) |   |   |   |   |   |
| Reset<br>value | 1   | Х | Х                 | Х | Х | Х | Х | Х |

Table 28.Seconds - seconds and clock integrity register (address 03h) bit descriptionBits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol  | Value  | Place value | Description                                                                       |
|--------|---------|--------|-------------|-----------------------------------------------------------------------------------|
| 7      | OSF     | 0      | -           | clock integrity is guaranteed                                                     |
|        |         | 1      | -           | clock integrity is not guaranteed:                                                |
|        |         |        |             | oscillator has stopped and chip reset has occurred<br>since flag was last cleared |
| 6 to 4 | SECONDS | 0 to 5 | ten's place | actual seconds coded in BCD format                                                |
| 3 to 0 |         | 0 to 9 | unit place  |                                                                                   |

| Seconds<br>value in<br>decimal | Upper-digit (ten's place) |       |       | Digit (ur | Digit (unit place) |       |       |  |  |
|--------------------------------|---------------------------|-------|-------|-----------|--------------------|-------|-------|--|--|
|                                | Bit 6                     | Bit 5 | Bit 4 | Bit 3     | Bit 2              | Bit 1 | Bit 0 |  |  |
| 00                             | 0                         | 0     | 0     | 0         | 0                  | 0     | 0     |  |  |
| 01                             | 0                         | 0     | 0     | 0         | 0                  | 0     | 1     |  |  |
| 02                             | 0                         | 0     | 0     | 0         | 0                  | 1     | 0     |  |  |
| :                              | :                         | :     | :     | :         | :                  | :     | :     |  |  |
| 09                             | 0                         | 0     | 0     | 1         | 0                  | 0     | 1     |  |  |
| 10                             | 0                         | 0     | 1     | 0         | 0                  | 0     | 0     |  |  |
| :                              | :                         | :     | :     | :         | :                  | :     | :     |  |  |
| 58                             | 1                         | 0     | 1     | 1         | 0                  | 0     | 0     |  |  |
| 59                             | 1                         | 0     | 1     | 1         | 0                  | 0     | 1     |  |  |

#### Table 29. Seconds coded in BCD format

## 8.9.2 Register Minutes

#### Table 30. Minutes - minutes register (address 04h) bit allocation

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7 | 6 | 5                 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|-------------------|---|---|---|---|---|
| Symbol         | - |   | MINUTES (0 to 59) |   |   |   |   |   |
| Reset<br>value | - | Х | Х                 | Х | Х | Х | Х | Х |

#### Table 31. Minutes - minutes register (address 04h) bit description

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol  | Value  | Place value | Description                        |
|--------|---------|--------|-------------|------------------------------------|
| 7      | -       | -      | -           | unused                             |
| 6 to 4 | MINUTES | 0 to 5 | ten's place | actual minutes coded in BCD format |
| 3 to 0 | -       | 0 to 9 | unit place  |                                    |

# Accurate RTC with integrated quartz crystal for industrial applications

#### 8.9.3 Register Hours

#### Table 32. Hours - hours register (address 05h) bit allocation

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7 | 6 | 5                                    | 4                               | 3 | 2 | 1 | 0 |  |
|----------------|---|---|--------------------------------------|---------------------------------|---|---|---|---|--|
| Symbol         | - | - | AMPM HOURS (1 to 12) in 12-hour mode |                                 |   |   |   |   |  |
|                |   |   |                                      | HOURS (0 to 23) in 24-hour mode |   |   |   |   |  |
| Reset<br>value | - | - | Х                                    | Х                               | Х | Х | Х | Х |  |

#### Table 33. Hours - hours register (address 05h) bit description

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit                         | Symbol            | Value  | Place value | Description                                      |  |  |  |  |  |
|-----------------------------|-------------------|--------|-------------|--------------------------------------------------|--|--|--|--|--|
| 7 to 6                      | -                 | -      | -           | unused                                           |  |  |  |  |  |
| 12-hour mode <sup>[1]</sup> |                   |        |             |                                                  |  |  |  |  |  |
| 5                           | AMPM              | 0      | -           | indicates AM                                     |  |  |  |  |  |
|                             |                   | 1      | -           | indicates PM                                     |  |  |  |  |  |
| 4                           | HOURS             | 0 to 1 | ten's place | actual hours coded in BCD format when in 12-hour |  |  |  |  |  |
| 3 to 0                      | -                 | 0 to 9 | unit place  | mode                                             |  |  |  |  |  |
| 24-hour mod                 | le <sup>[1]</sup> |        |             |                                                  |  |  |  |  |  |
| 5 to 4                      | HOURS             | 0 to 2 | ten's place | actual hours coded in BCD format when in 24-hour |  |  |  |  |  |
| 3 to 0                      |                   | 0 to 9 | unit place  | mode                                             |  |  |  |  |  |

[1] Hour mode is set by the bit 12\_24 in register Control\_1 (see <u>Table 7</u>).

#### 8.9.4 Register Days

#### Table 34. Days - days register (address 06h) bit allocation

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7 | 6 | 5              | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|----------------|---|---|---|---|---|
| Symbol         | - | - | DAYS (1 to 31) |   |   |   |   |   |
| Reset<br>value | - | - | Х              | Х | Х | Х | Х | Х |

#### Table 35. Days - days register (address 06h) bit description

| Bit    | Symbol              | Value  | Place value | Description                    |
|--------|---------------------|--------|-------------|--------------------------------|
| 7 to 6 | -                   | -      | -           | unused                         |
| 5 to 4 | DAYS <sup>[1]</sup> | 0 to 3 | ten's place | actual day coded in BCD format |
| 3 to 0 |                     | 0 to 9 | unit place  |                                |

 If the year counter contains a value which is exactly divisible by 4, including the year 00, the RTC compensates for leap years by adding a 29<sup>th</sup> day to February.

# Accurate RTC with integrated quartz crystal for industrial applications

# 8.9.5 Register Weekdays

#### Table 36. Weekdays - weekdays register (address 07h) bit allocation

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7 | 6 | 5 | 4 | 3 | 2                 | 1 | 0 |
|----------------|---|---|---|---|---|-------------------|---|---|
| Symbol         | - | - | - | - | - | WEEKDAYS (0 to 6) |   |   |
| Reset<br>value | - | - | - | - | - | Х                 | Х | Х |

# Table 37. Weekdays - weekdays register (address 07h) bit description

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol   | Value  | Description                        |  |
|--------|----------|--------|------------------------------------|--|
| 7 to 3 | -        | -      | unused                             |  |
| 2 to 0 | WEEKDAYS | 0 to 6 | actual weekday value, see Table 38 |  |

Although the association of the weekdays counter to the actual weekday is arbitrary, the PCF2127 assumes that Sunday is 000 and Monday is 001 for the purpose of determining the increment for calendar weeks.

#### Table 38. Weekday assignments

| Day <sup>[1]</sup> | Bit |   |   |  |  |  |  |  |
|--------------------|-----|---|---|--|--|--|--|--|
|                    | 2   | 1 | 0 |  |  |  |  |  |
| Sunday             | 0   | 0 | 0 |  |  |  |  |  |
| Monday             | 0   | 0 | 1 |  |  |  |  |  |
| Tuesday            | 0   | 1 | 0 |  |  |  |  |  |
| Wednesday          | 0   | 1 | 1 |  |  |  |  |  |
| Thursday           | 1   | 0 | 0 |  |  |  |  |  |
| Friday             | 1   | 0 | 1 |  |  |  |  |  |
| Saturday           | 1   | 1 | 0 |  |  |  |  |  |

[1] Definition may be reassigned by the user.

# Accurate RTC with integrated quartz crystal for industrial applications

# 8.9.6 Register Months

#### Table 39. Months - months register (address 08h) bit allocation

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7 | 6 | 5 | 4                | 3 | 2 | 1 | 0 |
|----------------|---|---|---|------------------|---|---|---|---|
| Symbol         | - | - | - | MONTHS (1 to 12) |   |   |   |   |
| Reset<br>value | - | - | - | Х                | Х | Х | Х | Х |

#### Table 40. Months - months register (address 08h) bit description

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol | Value  | Place value | Description                                    |
|--------|--------|--------|-------------|------------------------------------------------|
| 7 to 5 | -      | -      | -           | unused                                         |
| 4      | MONTHS | 0 to 1 | ten's place | actual month coded in BCD format, see Table 41 |
| 3 to 0 | -      | 0 to 9 | unit place  |                                                |

# Table 41. Month assignments in BCD format

| Month     | Upper-digit<br>(ten's place) | Digit (unit place) |       |       |       |  |  |  |
|-----------|------------------------------|--------------------|-------|-------|-------|--|--|--|
|           | Bit 4                        | Bit 3              | Bit 2 | Bit 1 | Bit 0 |  |  |  |
| January   | 0                            | 0                  | 0     | 0     | 1     |  |  |  |
| February  | 0                            | 0                  | 0     | 1     | 0     |  |  |  |
| March     | 0                            | 0                  | 0     | 1     | 1     |  |  |  |
| April     | 0                            | 0                  | 1     | 0     | 0     |  |  |  |
| Мау       | 0                            | 0                  | 1     | 0     | 1     |  |  |  |
| June      | 0                            | 0                  | 1     | 1     | 0     |  |  |  |
| July      | 0                            | 0                  | 1     | 1     | 1     |  |  |  |
| August    | 0                            | 1                  | 0     | 0     | 0     |  |  |  |
| September | 0                            | 1                  | 0     | 0     | 1     |  |  |  |
| October   | 1                            | 0                  | 0     | 0     | 0     |  |  |  |
| November  | 1                            | 0                  | 0     | 0     | 1     |  |  |  |
| December  | 1                            | 0                  | 0     | 1     | 0     |  |  |  |

#### Accurate RTC with integrated quartz crystal for industrial applications

## 8.9.7 Register Years

#### Table 42. Years - years register (address 09h) bit allocation

Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7 | 6               | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|-----------------|---|---|---|---|---|---|--|
| Symbol         |   | YEARS (0 to 99) |   |   |   |   |   |   |  |
| Reset<br>value | Х | Х               | Х | Х | Х | Х | Х | Х |  |

#### Table 43. Years - years register (address 09h) bit description

Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol | Value  | Place value | Description                     |
|--------|--------|--------|-------------|---------------------------------|
| 7 to 4 | YEARS  | 0 to 9 | ten's place | actual year coded in BCD format |
| 3 to 0 |        | 0 to 9 | unit place  |                                 |

#### 8.9.8 Setting and reading the time

Figure 19 shows the data flow and data dependencies starting from the 1 Hz clock tick.

During read/write operations, the time counting circuits (memory locations 03h through 09h) are blocked.

This prevents

- Faulty reading of the clock and calendar during a carry condition
- Incrementing the time registers during the read cycle



After this read/write access is completed, the time circuit is released again. Any pending request to increment the time counters that occurred during the read/write access is serviced. A maximum of 1 request can be stored; therefore, all accesses must be completed within 1 second (see Figure 20).

PCF2127


As a consequence of this method, it is very important to make a read or write access in one go. That is, setting or reading seconds through to years should be made in one single access. Failing to comply with this method could result in the time becoming corrupted.

As an example, if the time (seconds through to hours) is set in one access and then in a second access the date is set, it is possible that the time may increment between the two accesses. A similar problem exists when reading. A roll-over may occur between reads thus giving the minutes from one moment and the hours from the next. Therefore it is advised to read all time and date registers in one access.

## 8.10 Alarm function

When one or more of the alarm bit fields are loaded with a valid second, minute, hour, day, or weekday and its corresponding alarm enable bit  $(AE_x)$  is logic 0, then that information is compared with the actual second, minute, hour, day, and weekday (see Figure 21).



The generation of interrupts from the alarm function is described in <u>Section 8.13.5</u>.

## Accurate RTC with integrated quartz crystal for industrial applications

## 8.10.1 Register Second\_alarm

## Table 44. Second\_alarm - second alarm register (address 0Ah) bit allocation Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Dits lubered u | S A are unden | neu ui power |                        | ngeu by Subst | squem resets. |   |   |   |  |
|----------------|---------------|--------------|------------------------|---------------|---------------|---|---|---|--|
| Bit            | 7             | 6            | 5                      | 4             | 3             | 2 | 1 | 0 |  |
| Symbol         | AE_S          |              | SECOND_ALARM (0 to 59) |               |               |   |   |   |  |
| Reset<br>value | 1             | Х            | Х                      | Х             | Х             | Х | Х | Х |  |

## Table 45. Second\_alarm - second alarm register (address 0Ah) bit description

| Bit    | Symbol       | Value  | Place value | Description                                  |
|--------|--------------|--------|-------------|----------------------------------------------|
| 7      | AE_S         | 0      | -           | second alarm is enabled                      |
|        |              | 1      | -           | second alarm is disabled                     |
| 6 to 4 | SECOND_ALARM | 0 to 5 | ten's place | second alarm information coded in BCD format |
| 3 to 0 |              | 0 to 9 | unit place  |                                              |

## 8.10.2 Register Minute\_alarm

## Table 46. Minute\_alarm - minute alarm register (address 0Bh) bit allocation Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7    | 6 | 5                      | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|------|---|------------------------|---|---|---|---|---|--|--|
| Symbol         | AE_M |   | MINUTE_ALARM (0 to 59) |   |   |   |   |   |  |  |
| Reset<br>value | 1    | Х | X X X X X X X          |   |   |   |   |   |  |  |

#### Table 47. Minute\_alarm - minute alarm register (address 0Bh) bit description

Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol       | Value  | Place value | Description                                  |
|--------|--------------|--------|-------------|----------------------------------------------|
| 7      | AE_M         | 0      | -           | minute alarm is enabled                      |
|        |              | 1      | -           | minute alarm is disabled                     |
| 6 to 4 | MINUTE_ALARM | 0 to 5 | ten's place | minute alarm information coded in BCD format |
| 3 to 0 |              | 0 to 9 | unit place  |                                              |

## Accurate RTC with integrated quartz crystal for industrial applications

## 8.10.3 Register Hour\_alarm

## Table 48. Hour\_alarm - hour alarm register (address 0Ch) bit allocation

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7    | 6 | 5                                         | 4 | 3 | 2 | 1 | 0 |  |
|----------------|------|---|-------------------------------------------|---|---|---|---|---|--|
| Symbol         | AE_H | - | AMPM HOUR_ALARM (1 to 12) in 12-hour mode |   |   |   |   |   |  |
|                |      |   | HOUR_ALARM (0 to 23) in 24-hour mode      |   |   |   |   |   |  |
| Reset<br>value | 1    | - | X X X X X X                               |   |   |   |   |   |  |

### Table 49. Hour\_alarm - hour alarm register (address 0Ch) bit description

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit         | Symbol            | Value  | Place value | Description                                        |
|-------------|-------------------|--------|-------------|----------------------------------------------------|
| 7           | AE_H              | 0      | -           | hour alarm is enabled                              |
|             |                   | 1      | -           | hour alarm is disabled                             |
| 6           | -                 | -      | -           | unused                                             |
| 12-hour mod | de[1]             |        |             |                                                    |
| 5 A         | AMPM              | 0      | -           | indicates AM                                       |
|             |                   | 1      | -           | indicates PM                                       |
| 4           | HOUR_ALARM        | 0 to 1 | ten's place | hour alarm information coded in BCD format when in |
| 3 to 0      |                   | 0 to 9 | unit place  | 12-hour mode                                       |
| 24-hour mod | le <sup>[1]</sup> |        |             |                                                    |
| 5 to 4      | HOUR_ALARM        | 0 to 2 | ten's place | hour alarm information coded in BCD format when in |
| 3 to 0      |                   | 0 to 9 | unit place  | 24-hour mode                                       |

[1] Hour mode is set by the bit 12\_24 in register Control\_1.

## 8.10.4 Register Day\_alarm

## Table 50. Day\_alarm - day alarm register (address 0Dh) bit allocation

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7    | 6 | 5                   | 4 | 3 | 2 | 1 | 0 |  |
|----------------|------|---|---------------------|---|---|---|---|---|--|
| Symbol         | AE_D | - | DAY_ALARM (1 to 31) |   |   |   |   |   |  |
| Reset<br>value | 1    | - | X X X X X X         |   |   |   |   |   |  |

## Table 51. Day\_alarm - day alarm register (address 0Dh) bit description

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol    | Value  | Place value | Description                               |
|--------|-----------|--------|-------------|-------------------------------------------|
| 7      | AE_D      | 0      | -           | day alarm is enabled                      |
|        |           | 1      | -           | day alarm is disabled                     |
| 6      | -         | -      | -           | unused                                    |
| 5 to 4 | DAY_ALARM | 0 to 3 | ten's place | day alarm information coded in BCD format |
| 3 to 0 |           | 0 to 9 | unit place  |                                           |

© NXP Semiconductors N.V. 2014. All rights reserved.

## Accurate RTC with integrated quartz crystal for industrial applications

## 8.10.5 Register Weekday\_alarm

### Table 52. Weekday\_alarm - weekday alarm register (address 0Eh) bit allocation

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7    | 6 | 5 | 4 | 3 | 2                      | 1 | 0 |  |
|----------------|------|---|---|---|---|------------------------|---|---|--|
| Symbol         | AE_W | - | - | - | - | WEEKDAY_ALARM (0 to 6) |   |   |  |
| Reset<br>value | 1    | - | - | - | - | Х                      | Х | Х |  |

## Table 53. Weekday\_alarm - weekday alarm register (address 0Eh) bit description

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol        | Value  | Description               |  |  |
|--------|---------------|--------|---------------------------|--|--|
| 7      | ΑΕ_W 0        |        | weekday alarm is enabled  |  |  |
|        |               | 1      | weekday alarm is disabled |  |  |
| 6 to 3 | -             | -      | unused                    |  |  |
| 2 to 0 | WEEKDAY_ALARM | 0 to 6 | weekday alarm information |  |  |

## 8.10.6 Alarm flag

When all enabled comparisons first match, the alarm flag AF (register Control\_2) is set. AF remains set until cleared by command. Once AF has been cleared, it will only be set again when the time increments to match the alarm condition once more. For clearing the flags, see <u>Section 8.11.6</u>

Alarm registers which have their alarm enable bit AE\_x at logic 1 are ignored.



## 8.11 Timer functions

The PCF2127 has two different timer functions, a watchdog timer and a countdown timer. The timers can be selected by using the control bits WD\_CD[1:0] in the register Watchdg\_tim\_ctl.

 The watchdog timer has four selectable source clocks. It can, for example, be used to detect a microcontroller with interrupt and reset capability which is out of control (see <u>Section 8.11.3</u>)

PCF2127

• The countdown timer has four selectable source clocks allowing for countdown periods from less than 1 ms to more than 4 hours (see <u>Section 8.11.4</u>)

To control the timer functions and timer output, the registers Control\_2, Watchdg\_tim\_ctl, and Watchdg\_tim\_val are used.

## 8.11.1 Register Watchdg\_tim\_ctl

 Table 54.
 Watchdg\_tim\_ctl - watchdog timer control register (address 10h) bit allocation

 Bit positions labeled as - are not implemented and return 0 when read.

| Bit            | 7          | 6 | 5     | 4 | 3 | 2 | 1                | 0    |
|----------------|------------|---|-------|---|---|---|------------------|------|
| Symbol         | WD_CD[1:0] |   | TI_TP | - | - | - | TF[ <sup>-</sup> | 1:0] |
| Reset<br>value | 0          | 0 | 0     | - | - | - | 1                | 1    |

| Table 55.     | Watchdg_    | _tim_  | ctl - watchd  | og timer  | control   | register  | (address | 10h) bit | description |
|---------------|-------------|--------|---------------|-----------|-----------|-----------|----------|----------|-------------|
| Bit positions | s labeled a | s - ar | re not implem | nented an | nd return | 0 when re | ead.     |          |             |

| Bit    | Symbol     | Value | Description                                                                                                           |
|--------|------------|-------|-----------------------------------------------------------------------------------------------------------------------|
| 7 to 6 | WD_CD[1:0] | 00    | Watchdog timer disabled;<br>countdown timer disabled                                                                  |
|        |            | 01    | watchdog timer disabled;<br>countdown timer enabled                                                                   |
|        |            |       | activated when the countdown timed out                                                                                |
|        |            | 10    | watchdog timer enabled;                                                                                               |
|        |            |       | the interrupt pin INT is activated when timed out;                                                                    |
|        |            |       | countdown timer not available                                                                                         |
|        |            | 11    | watchdog timer enabled;                                                                                               |
|        |            |       | the reset pin $\overline{RST}$ is activated when timed out;                                                           |
|        |            |       | countdown timer not available                                                                                         |
| 5      | TI_TP      | 0     | the interrupt pin INT is configured to generate a permanent active signal when MSF and/or CDTF is set                 |
|        |            | 1     | the interrupt pin INT is configured to generate a pulsed signal when MSF flag and/or CDTF flag is set (see Figure 27) |
| 4 to 2 | -          | -     | unused                                                                                                                |
| 1 to 0 | TF[1:0]    |       | timer source clock for watchdog and countdown timer                                                                   |
|        |            | 00    | 4.096 kHz                                                                                                             |
|        |            | 01    | 64 Hz                                                                                                                 |
|        |            | 10    | 1 Hz                                                                                                                  |
|        |            | 11    | 1/ <sub>60</sub> Hz                                                                                                   |

### 8.11.2 Register Watchdg\_tim\_val

## Table 56. Watchdg\_tim\_val - watchdog timer value register (address 11h) bit allocation Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7 | 6                    | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|----------------|---|----------------------|---|---|---|---|---|---|--|--|--|
| Symbol         |   | WATCHDG_TIM_VAL[7:0] |   |   |   |   |   |   |  |  |  |
| Reset<br>value | Х | Х                    | Х | Х | Х | Х | Х | Х |  |  |  |

## Table 57. Watchdg\_tim\_val - watchdog timer value register (address 11h) bit description Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol                   | Value    | Description                                                                |
|--------|--------------------------|----------|----------------------------------------------------------------------------|
| 7 to 0 | WATCHDG_TIM_<br>VAL[7:0] | 00 to FF | timer period in seconds:<br>$TimerPeriod = \frac{n}{SourceClockFrequency}$ |
|        |                          |          | where n is the timer value                                                 |

#### Table 58. Programmable watchdog timer

| TF[1:0] | Timer source<br>clock frequency | Units | Minimum timer<br>period (n = 1) | Units | Maximum timer<br>period (n = 255) | Units |
|---------|---------------------------------|-------|---------------------------------|-------|-----------------------------------|-------|
| 00      | 4.096                           | kHz   | 244                             | μS    | 62.256                            | ms    |
| 01      | 64                              | Hz    | 15.625                          | ms    | 3.984                             | S     |
| 10      | 1                               | Hz    | 1                               | s     | 255                               | S     |
| 11      | 1/60                            | Hz    | 60                              | s     | 15300                             | s     |

#### 8.11.3 Watchdog timer function

The watchdog timer function is enabled or disabled by the WD\_CD[1:0] bits of the register Watchdg\_tim\_ctl (see <u>Table 55</u>).

The two bits TF[1:0] in register Watchdg\_tim\_ctl determine one of the four source clock frequencies for the watchdog timer: 4.096 kHz, 64 Hz, 1 Hz, or  $\frac{1}{60}$  Hz (see Table 58).

When the watchdog timer function is enabled, the 8-bit timer in register Watchdg\_tim\_val determines the watchdog timer period (see <u>Table 58</u>).

The watchdog timer counts down from the software programmed 8-bit binary value n in register Watchdg\_tim\_val. When the counter reaches 1, the watchdog timer flag WDTF (register Control\_2) is set logic 1.

If WDTF is logic 1 and:

- if WD\_CD[1:0] = 10 an interrupt will be generated
- if WD\_CD[1:0] = 11 a reset will be generated

The counter does not automatically reload.

When  $WD_CD[1:0] = 10$  or  $WD_CD[1:0] = 11$  and the Microcontroller Unit (MCU) loads a watchdog timer value n:

- the flag WDTF is reset
- INT or RST is cleared

• the watchdog timer starts again

Loading the counter with 0 will:

- reset the flag WDTF
- clear INT or RST
- stop the watchdog timer

**Remark:** WDTF is read only and cannot be cleared by command. WDTF can be cleared by:

- loading a value in register Watchdg\_tim\_val
- reading of the register Control\_2

Writing a logic 0 or logic 1 to WDTF has no effect.



- When the watchdog timer counter reaches 1, the watchdog timer flag WDTF is set logic 1
- When a minute or second interrupt occurs, the minute/second flag MSF is set logic 1 (see <u>Section 8.13.1</u>)

# PCF2127

Accurate RTC with integrated quartz crystal for industrial applications



## Table 59. Specification of tw(rst)

| WD_CD[1:0] | TF[1:0] | t <sub>w(rst)</sub> |
|------------|---------|---------------------|
| 11         | 00      | 244 μs              |
|            | 01      | 15.625 ms           |
|            | 10      | 15.625 ms           |
|            | 11      | 15.625 ms           |

## 8.11.4 Countdown timer function

The countdown timer function is controlled by the WD\_CD[1:0] bits in register Watchdg\_tim\_ctl (see <u>Table 55</u>).

The timer counts down from the software programmed 8-bit binary value n in register Watchdg\_tim\_val. When the counter reaches 1

- the countdown timer flag CDTF is set
- the counter automatically reloads
- and the next time period starts

Loading the counter with 0 effectively stops the timer.

Reading the timer returns the actual value of the countdown counter.



If a new value of n is written before the end of the actual timer period, this value takes immediate effect. It is not recommended to change n without first disabling the counter by setting WD\_CD[1:0] = 00. The update of n is asynchronous to the timer clock. Therefore changing it on the fly could result in a corrupted value loaded into the countdown counter. This can result in an undetermined countdown period for the first period. The countdown value n will, however, be correctly stored and correctly loaded on subsequent timer periods.

If this mode is enabled and the countdown timer flag CDTF is set, an interrupt signal on  $\overline{\text{INT}}$  will be generated. See Section 8.13.2 for details on how the interrupt can be controlled.

When starting the countdown timer for the first time, only the first period will not have a fixed duration. The amount of inaccuracy for the first timer period depends on the chosen source clock, see <u>Table 60</u>.

| Timer source clock              | Minimum timer period                      | Maximum timer period                |
|---------------------------------|-------------------------------------------|-------------------------------------|
| 4.096 kHz                       | n                                         | n + 1                               |
| 64 Hz                           | n                                         | n + 1                               |
| 1 Hz                            | (n – 1) + <sup>1</sup> ⁄ <sub>64 Hz</sub> | n + <sup>1</sup> ⁄ <sub>64 Hz</sub> |
| <sup>1</sup> / <sub>60</sub> Hz | (n – 1) + 1⁄ <sub>64 Hz</sub>             | n + <sup>1</sup> ⁄ <sub>64 Hz</sub> |

| Table 60  | First | neriod | delav | for | timer | counter |
|-----------|-------|--------|-------|-----|-------|---------|
| Table ou. | LI 21 | periou | uelay | 101 | umer  | counter |

At the end of every countdown, the timer sets the countdown timer flag (CDTF). CDTF may only <u>be</u> cleared by command. The asserted CDTF can be used to generate an interrupt (INT). The interrupt may be generated as a pulsed signal every countdown period or as a permanently active signal which follows the condition of CDTF. TI\_TP is used to control this mode selection. The interrupt output may be disabled with the CDTIE bit, see <u>Table 9</u>.

When reading the timer, the actual countdown value is returned and **not** the initial value n. Since it is not possible to freeze the countdown timer counter during read back, it is recommended to read the register twice and check for consistent results.

#### 8.11.5 Pre-defined timers: second and minute interrupt

PCF2127 has two pre-defined timers which are used to generate an interrupt either once per second or once per minute (see <u>Section 8.13.1</u>). The pulse generator for the minute or second interrupt operates from an internal 64 Hz clock. It is independent of the watchdog or countdown timers. Each of these timers can be enabled by the bits SI (second interrupt) and MI (minute interrupt) in register Control\_1.

#### 8.11.6 Clearing flags

The flags MSF, CDTF, AF and TSFx can be cleared by command. To prevent one flag being overwritten while clearing another, a logic AND is performed during the write access. A flag is cleared by writing logic 0 while a flag is not cleared by writing logic 1. Writing logic 1 results in the flag value remaining unchanged.

Four examples are given for clearing the flags. Clearing the flags is made by a write command:

- Bits labeled with must be written with their previous values
- WDTF is read only and has to be written with logic 0

Repeatedly rewriting these bits has no influence on the functional behavior.

#### Table 61. Flag location in register Control\_2

| Register  | Bit |      |      |    |      |   |   |   |  |
|-----------|-----|------|------|----|------|---|---|---|--|
|           | 7   | 6    | 5    | 4  | 3    | 2 | 1 | 0 |  |
| Control_2 | MSF | WDTF | TSF2 | AF | CDTF | - | - | - |  |

#### Table 62. Example values in register Control\_2

| Register  | Bit |   |   |   |   |   |   |   |  |  |
|-----------|-----|---|---|---|---|---|---|---|--|--|
|           | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
| Control_2 | 1   | 0 | 1 | 1 | 1 | 0 | 0 | 0 |  |  |

The following tables show what instruction must be sent to clear the appropriate flag.

#### Table 63. Example to clear only CDTF (bit 3)

| Register  | Bit |   |   |   |   |              |              |              |  |  |
|-----------|-----|---|---|---|---|--------------|--------------|--------------|--|--|
|           | 7   | 6 | 5 | 4 | 3 | 2            | 1            | 0            |  |  |
| Control_2 | 1   | 0 | 1 | 1 | 0 | _ <u>[1]</u> | - <u>[1]</u> | - <u>[1]</u> |  |  |

[1] The bits labeled as - have to be rewritten with the previous values.

#### Table 64. Example to clear only AF (bit 4)

| Register  | Bit |   |   |   |   |              |              |      |  |  |
|-----------|-----|---|---|---|---|--------------|--------------|------|--|--|
|           | 7   | 6 | 5 | 4 | 3 | 2            | 1            | 0    |  |  |
| Control_2 | 1   | 0 | 1 | 0 | 1 | 0 <u>[1]</u> | 0 <u>[1]</u> | 0[1] |  |  |

[1] The bits labeled as - have to be rewritten with the previous values.

Table 65. Example to clear only MSF (bit 7)

| Register  | Bit |   |   |   |   |                    |              |                    |  |
|-----------|-----|---|---|---|---|--------------------|--------------|--------------------|--|
|           | 7   | 6 | 5 | 4 | 3 | 2                  | 1            | 0                  |  |
| Control_2 | 0   | 0 | 1 | 1 | 1 | 0 <mark>[1]</mark> | 0 <u>[1]</u> | 0 <mark>[1]</mark> |  |

[1] The bits labeled as - have to be rewritten with the previous values.

#### Table 66. Example to clear both CDTF and MSF

| Register  | Bit | Bit |   |   |   |              |              |              |  |  |  |
|-----------|-----|-----|---|---|---|--------------|--------------|--------------|--|--|--|
|           | 7   | 6   | 5 | 4 | 3 | 2            | 1            | 0            |  |  |  |
| Control_2 | 0   | 0   | 1 | 1 | 0 | 0 <u>[1]</u> | 0 <u>[1]</u> | 0 <u>[1]</u> |  |  |  |

[1] The bits labeled as - have to be rewritten with the previous values.

### 8.12 Timestamp function

The PCF2127 has an active LOW timestamp input pin  $\overline{TS}$ , internally pulled with an on-chip pull-up resistor to V<sub>oper(int)</sub>. It also has a timestamp detection circuit which can detect two different events:

- 1. Input on pin  $\overline{TS}$  is driven to an intermediate level between power supply and ground.
- 2. Input on pin  $\overline{TS}$  is driven to ground.



The timestamp function is enabled by default after power-on and it can be switched off by setting the control bit TSOFF (register Timestp\_ctl).

A most common application of the timestamp function is described in Ref. 3 "AN11266".

See <u>Section 8.13.6</u> for a description of interrupt generation from the timestamp function.

#### 8.12.1 Timestamp flag

- When the TS input pin is driven to an intermediate level between the power supply and ground, either on the falling edge from V<sub>DD</sub> or on the rising edge from ground, then the following sequence occurs:
  - a. The actual date and time are stored in the timestamp registers.
  - b. The timestamp flag TSF1 (register Control\_1) is set.
  - c. If the TSIE bit (register Control\_2) is active, an interrupt on the INT pin is generated.

The TSF1 flag can be cleared by command. Clearing the flag clears the interrupt. Once TSF1 is cleared, it will only be set again when a new negative or positive edge on pin  $\overline{\text{TS}}$  is detected.

- 2. When the  $\overline{\text{TS}}$  input pin is driven to ground, the following sequence occurs:
  - a. The actual date and time are stored in the timestamp registers.
  - b. In addition to the TSF1 flag, the TSF2 flag (register Control\_2) is set.

PCF2127

c. If the TSIE bit is active, an interrupt on the  $\overline{\text{INT}}$  pin is generated.

The TSF1 and TSF2 flags can be cleared by command; clearing both flags clears the interrupt. Once TSF2 is cleared, it will only be set again when  $\overline{\text{TS}}$  pin is driven to ground once again.

#### 8.12.2 Timestamp mode

The timestamp function has two different modes selected by the control bit TSM (timestamp mode) in register Timestp\_ctl:

- If TSM is logic 0 (default): in subsequent trigger events without clearing the timestamp flags, the last timestamp event is stored
- If TSM is logic 1: in subsequent trigger events without clearing the timestamp flags, the first timestamp event is stored

The timestamp function also depends on the control bit BTSE in register Control\_3, see <u>Section 8.12.4</u>.

#### 8.12.3 Timestamp registers

#### 8.12.3.1 Register Timestp\_ctl

#### Table 67. Timestp\_ctl - timestamp control register (address 12h) bit allocation

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7   | 6     | 5 | 4                   | 3 | 2 | 1 | 0 |
|----------------|-----|-------|---|---------------------|---|---|---|---|
| Symbol         | TSM | TSOFF | - | 1_O_16_TIMESTP[4:0] |   |   |   |   |
| Reset<br>value | 0   | 0     | - | Х                   | Х | Х | Х | Х |

#### Table 68. Timestp\_ctl - timestamp control register (address 12h) bit description

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol              | Value | Description                                                                          |
|--------|---------------------|-------|--------------------------------------------------------------------------------------|
| 7      | TSM                 | 0     | in subsequent events without clearing the timestamp flags, the last event is stored  |
|        |                     | 1     | in subsequent events without clearing the timestamp flags, the first event is stored |
| 6      | TSOFF               | 0     | timestamp function active                                                            |
|        |                     | 1     | timestamp function disabled                                                          |
| 5      | -                   | -     | unused                                                                               |
| 4 to 0 | 1_O_16_TIMESTP[4:0] |       | $\frac{1}{16}$ second timestamp information coded in BCD format                      |

#### 8.12.3.2 Register Sec\_timestp

#### Table 69. Sec\_timestp - second timestamp register (address 13h) bit allocation

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7 | 6 | 5                        | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|--------------------------|---|---|---|---|---|--|--|
| Symbol         | - |   | SECOND_TIMESTP (0 to 59) |   |   |   |   |   |  |  |
| Reset<br>value | - | Х | Х                        | Х | Х | Х | Х | Х |  |  |

#### Table 70. Sec timestp - second timestamp register (address 13h) bit description

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol         | Value  | Place value | Description                                      |
|--------|----------------|--------|-------------|--------------------------------------------------|
| 7      | -              | -      | -           | unused                                           |
| 6 to 4 | SECOND_TIMESTP | 0 to 5 | ten's place | second timestamp information coded in BCD format |
| 3 to 0 |                | 0 to 9 | unit place  |                                                  |

PCF2127

## Accurate RTC with integrated quartz crystal for industrial applications

## 8.12.3.3 Register Min\_timestp

### Table 71. Min\_timestp - minute timestamp register (address 14h) bit allocation

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7 | 6 | 5                        | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|--------------------------|---|---|---|---|---|--|--|
| Symbol         | - |   | MINUTE_TIMESTP (0 to 59) |   |   |   |   |   |  |  |
| Reset<br>value | - | Х | Х                        | Х | Х | Х | Х | Х |  |  |

## Table 72. Min\_timestp - minute timestamp register (address 14h) bit description

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol         | Value  | Place value | Description                                      |
|--------|----------------|--------|-------------|--------------------------------------------------|
| 7      | -              | -      | -           | unused                                           |
| 6 to 4 | MINUTE_TIMESTP | 0 to 5 | ten's place | minute timestamp information coded in BCD format |
| 3 to 0 |                | 0 to 9 | unit place  |                                                  |

## 8.12.3.4 Register Hour\_timestp

### Table 73. Hour\_timestp - hour timestamp register (address 15h) bit allocation

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7 | 6 | 5                                           | 4 | 3 | 2 | 1 | 0 |  |
|----------------|---|---|---------------------------------------------|---|---|---|---|---|--|
| Symbol         | - | - | AMPM HOUR_TIMESTP (1 to 12) in 12-hour mode |   |   |   |   |   |  |
|                |   |   | HOUR_TIMESTP (0 to 23) in 24-hour mode      |   |   |   |   |   |  |
| Reset<br>value | - | - | Х                                           | Х | Х | Х | Х | Х |  |

## Table 74. Hour\_timestp - hour timestamp register (address 15h) bit description

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit         | Symbol            | Value  | Place value | Description                                    |
|-------------|-------------------|--------|-------------|------------------------------------------------|
| 7 to 6      | -                 | -      | -           | unused                                         |
| 12-hour mod | le <sup>[1]</sup> |        |             |                                                |
| 5           | 5 AMPM            |        | -           | indicates AM                                   |
|             |                   | 1      | -           | indicates PM                                   |
| 4           | HOUR_TIMESTP      | 0 to 1 | ten's place | hour timestamp information coded in BCD format |
| 3 to 0      | -                 | 0 to 9 | unit place  | when in 12-hour mode                           |
| 24-hour mod | le <sup>[1]</sup> |        |             |                                                |
| 5 to 4      | HOUR_TIMESTP      | 0 to 2 | ten's place | hour timestamp information coded in BCD format |
| 3 to 0      |                   | 0 to 9 | unit place  | when in 24-hour mode                           |

[1] Hour mode is set by the bit 12\_24 in register Control\_1.

#### Accurate RTC with integrated quartz crystal for industrial applications

#### 8.12.3.5 Register Day\_timestp

#### Table 75. Day\_timestp - day timestamp register (address 16h) bit allocation

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7 | 6 | 5 | 4                     | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|---|-----------------------|---|---|---|---|--|--|
| Symbol         | - | - |   | DAY_TIMESTP (1 to 31) |   |   |   |   |  |  |
| Reset<br>value | - | - | Х | Х                     | Х | Х | Х | Х |  |  |

#### Table 76. Day\_timestp - day timestamp register (address 16h) bit description

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol      | Value  | Place value | Description                                   |
|--------|-------------|--------|-------------|-----------------------------------------------|
| 7 to 6 | -           | -      | -           | unused                                        |
| 5 to 4 | DAY_TIMESTP | 0 to 3 | ten's place | day timestamp information coded in BCD format |
| 3 to 0 |             | 0 to 9 | unit place  |                                               |

#### 8.12.3.6 Register Mon\_timestp

#### Table 77. Mon\_timestp - month timestamp register (address 17h) bit allocation

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7 | 6 | 5 | 4                       | 3 | 2 | 1 | 0 |
|----------------|---|---|---|-------------------------|---|---|---|---|
| Symbol         | - | - | - | MONTH_TIMESTP (1 to 12) |   |   |   |   |
| Reset<br>value | - | - | - | Х                       | Х | Х | Х | Х |

#### Table 78. Mon\_timestp - month timestamp register (address 17h) bit description

Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol        | Value  | Place value | Description                                     |
|--------|---------------|--------|-------------|-------------------------------------------------|
| 7 to 5 | -             | -      | -           | unused                                          |
| 4      | MONTH_TIMESTP | 0 to 1 | ten's place | month timestamp information coded in BCD format |
| 3 to 0 |               | 0 to 9 | unit place  |                                                 |

#### 8.12.3.7 Register Year\_timestp

## Table 79. Year\_timestp - year timestamp register (address 18h) bit allocation Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit            | 7 | 6                      | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|------------------------|---|---|---|---|---|---|
| Symbol         |   | YEAR_TIMESTP (0 to 99) |   |   |   |   |   |   |
| Reset<br>value | Х | Х                      | Х | Х | Х | Х | Х | Х |

## Table 80. Year\_timestp - year timestamp register (address 18h) bit description

Bits labeled as X are undefined at power-on and unchanged by subsequent resets.

| Bit    | Symbol       | Value  | Place value | Description                                    |
|--------|--------------|--------|-------------|------------------------------------------------|
| 7 to 4 | YEAR_TIMESTP | 0 to 9 | ten's place | year timestamp information coded in BCD format |
| 3 to 0 |              | 0 to 9 | unit place  |                                                |

All information provided in this document is subject to legal disclaimers.

PCF2127

© NXP Semiconductors N.V. 2014. All rights reserved.

## 8.12.4 Dependency between Battery switch-over and timestamp

The timestamp function depends on the control bit BTSE in register Control\_3:

#### Table 81. Battery switch-over and timestamp

| BTSE | BF    | Description                                                                                                                    |
|------|-------|--------------------------------------------------------------------------------------------------------------------------------|
| 0    | - [1] | the battery switch-over does not affect the timestamp registers                                                                |
| 1    |       | If a battery switch-over event occurs:                                                                                         |
|      | 0 [1] | the timestamp registers store the time and<br>date when the switch-over occurs;<br>after this event occurred BF is set logic 1 |
|      | 1     | the timestamp registers are not modified;                                                                                      |
|      |       | in this condition subsequent battery switch-over events or falling edges on pin $\overline{\text{TS}}$ are not registered      |

[1] Default value.

## 8.13 Interrupt output, INT



Fig 27. Interrupt block diagram

PCF2127 has an interrupt output pin INT which is open-drain, active LOW (requiring a pull-up resistor if used). Interrupts may be sourced from different places:

- second or minute timer
- countdown timer

All information provided in this document is subject to legal disclaimers.

PCF2127

- watchdog timer
- alarm
- timestamp
- battery switch-over
- battery low detection

The control bit TI\_TP (register Watchdg\_tim\_ctl) is used to configure whether the interrupts generated from the second/minute timer (flag MSF in register Control\_2) and the countdown timer (flag CDTF in register Control\_2) are pulsed signals or a permanently active signal. All the other interrupt sources generate a permanently active interrupt signal which follows the status of the corresponding flags. When the interrupt sources are all disabled, INT remains high-impedance.

- The flags MSF, CDTF, AF, TSFx, and BF can be cleared by command.
- The flag WDTF is read only. How it can be cleared is explained in <u>Section 8.11.6</u>.
- The flag BLF is read only. It is cleared automatically from the battery low detection circuit when the battery is replaced.

### 8.13.1 Minute and second interrupts

Minute and second interrupts are generated by predefined timers. The timers can be enabled independently from one another by the bits MI and SI in register Control\_1. However, a minute interrupt enabled on top of a second interrupt cannot be distinguishable since it occurs at the same time.

The minute/second flag MSF (register Control\_2) is set logic 1 when either the seconds or the minutes counter increments according to the enabled interrupt (see <u>Table 82</u>). The MSF flag can be cleared by command.

| МІ | SI | Result on INT                | Result on MSF                                  |
|----|----|------------------------------|------------------------------------------------|
| 0  | 0  | no interrupt generated       | MSF never set                                  |
| 1  | 0  | an interrupt once per minute | MSF set when <b>minutes</b> counter increments |
| 0  | 1  | an interrupt once per second | MSF set when <b>seconds</b> counter increments |
| 1  | 1  | an interrupt once per second | MSF set when <b>seconds</b> counter increments |

### Table 82. Effect of bits MI and SI on pin INT and bit MSF

When MSF is set logic 1:

- If TI\_TP is logic 1, the interrupt is generated as a pulsed signal.
- If TI\_TP is logic 0, the interrupt is permanently active signal that remains until MSF is cleared.

# PCF2127

Accurate RTC with integrated quartz crystal for industrial applications





The pulse generator for the minute/second interrupt operates from an internal 64 Hz clock and generates a pulse of  $\frac{1}{64}$  seconds in duration.

## 8.13.2 Countdown timer interrupts

The generation of interrupts from the countdown timer is controlled by the CDTIE bit (register Control\_2).

The interrupt may be generated as a pulsed signal at every countdown period or as a permanently active signal which follows the status of the countdown timer flag CDTF. Bit TI\_TP is used to control this bit.

## 8.13.3 INT pulse shortening

The pulse generator for the countdown timer interrupt also uses an internal clock, but this time it is dependent on the selected source clock for the countdown timer and on the countdown value n. As a consequence, the width of the interrupt pulse varies (see

#### <u>Table 83</u>).

| Fable 83.       INT operation (bit TI_TP = 1) |                                |                |  |  |  |  |
|-----------------------------------------------|--------------------------------|----------------|--|--|--|--|
| Source clock (Hz)                             | INT period (s)                 | INT period (s) |  |  |  |  |
|                                               | n = 1 <sup>[1]</sup>           | n > 1          |  |  |  |  |
| 4096                                          | <sup>1</sup> / <sub>8192</sub> | 1/4096         |  |  |  |  |
| 64                                            | 1/ <sub>128</sub>              | 1/64           |  |  |  |  |
| 1                                             | 1/64                           | 1/64           |  |  |  |  |
| 1/60                                          | 1/64                           | 1/64           |  |  |  |  |

[1] n = loaded countdown value. Timer stopped when n = 0.

If the MSF or CDTF flag (register Control\_2) is cleared before the end of the INT pulse, then the INT pulse is shortened. This allows the source of a system interrupt to be cleared immediately when it is serviced, that is, the system does not have to wait for the completion of the pulse before continuing, see Figure 30 and Figure 31. Instructions for clearing bit MSF and bit CDTF can be found in Section 8.11.6.



Fig 31. Example of shortening the INT pulse by clearing the CDTF flag

© NXP Semiconductors N.V. 2014. All rights reserved.

#### 8.13.4 Watchdog timer interrupts

The generation of interrupts from the watchdog timer is controlled using the WD\_CD[1:0] bits (register Watchdg\_tim\_ctl). The interrupt is generated as an active signal which follows the status of the watchdog timer flag WDTF (register Control\_2). No pulse generation is possible for watchdog timer interrupts.

The interrupt is cleared when the flag WDTF is reset. WDTF is a read-only bit and cannot be cleared by command. Instructions for clearing it can be found in <u>Section 8.11.6</u>.

#### 8.13.5 Alarm interrupts

Generation of interrupts from the alarm function is controlled by the bit AIE (register Control\_2). If AIE is enabled, the INT pin follows the status of bit AF (register Control\_2). Clearing AF immediately clears INT. No pulse generation is possible for alarm interrupts.



#### 8.13.6 Timestamp interrupts

Interrupt generation from the timestamp function is controlled using the TSIE bit (register Control\_2). If TSIE is enabled, the <u>INT</u> pin follows the status of the flags TSFx. Clearing the flags TSFx immediately clears <u>INT</u>. No pulse generation is possible for timestamp interrupts.

#### 8.13.7 Battery switch-over interrupts

Generation of interrupts from the <u>battery</u> switch-over is controlled by the BIE bit (register Control\_3). If BIE is enabled, the INT pin follows the status of bit BF in register Control\_3 (see <u>Table 81</u>). Clearing BF immediately clears INT. No pulse generation is possible for battery switch-over interrupts.

#### 8.13.8 Battery low detection interrupts

Generation of interrupts from the battery low detection is controlled by the BLIE bit (register Control\_3). If BLIE is enabled, the INT pin follows the status of bit BLF (register Control\_3). The interrupt is cleared when the battery is replaced (BLF is logic 0) or when bit BLIE is disabled (BLIE is logic 0). BLF is read only and therefore cannot be cleared by command.

## 8.14 External clock test mode

A test mode is available which allows on-board testing. In this mode, it is possible to set up test conditions and control the operation of the RTC.

The test mode is entered by setting bit EXT\_TEST logic 1 (register Control\_1). Then pin CLKOUT becomes an input. The test mode replaces the internal clock signal (64 Hz) with the signal applied to pin CLKOUT. Every 64 positive edges applied to pin CLKOUT generate an increment of one second.

The signal applied to pin CLKOUT should have a minimum pulse width of 300 ns and a maximum period of 1000 ns. The internal clock, now sourced from CLKOUT, is divided down by a  $2^6$  divider chain called prescaler (see <u>Table 84</u>). The prescaler can be set into a known state by using bit STOP. When bit STOP is logic 1, the prescaler is reset to 0. STOP must be cleared before the prescaler can operate again.

From a stop condition, the first 1 second increment will take place after 32 positive edges on pin CLKOUT. Thereafter, every 64 positive edges cause a 1 second increment.

**Remark:** Entry into test mode is not synchronized to the internal 64 Hz clock. When entering the test mode, no assumption as to the state of the prescaler can be made.

Operating example:

- 1. Set EXT\_TEST test mode (register Control\_1, EXT\_TEST is logic 1).
- 2. Set bit STOP (register Control\_1, STOP is logic 1).
- 3. Set time registers to desired value.
- 4. Clear STOP (register Control\_1, STOP is logic 0).
- 5. Apply 32 clock pulses to CLKOUT.
- 6. Read time registers to see the first change.
- 7. Apply 64 clock pulses to CLKOUT.
- 8. Read time registers to see the second change.

Repeat 7 and 8 for additional increments.

#### 8.15 STOP bit function

The function of the STOP bit is to allow for accurate starting of the time circuits. STOP causes the upper part of the prescaler ( $F_9$  to  $F_{14}$ ) to be held in reset and thus no 1 Hz ticks are generated. The time circuits can then be set and will not increment until the STOP bit is released. STOP doesn't affect the CLKOUT signal but the output of the prescaler in the range of 32 Hz to 1 Hz (see Figure 33).



The lower stages of the prescaler,  $F_0$  to  $F_8$ , are not reset and because the I<sup>2</sup>C-bus and the SPI-bus are asynchronous to the crystal oscillator, the accuracy of restarting the time circuits is between 0 and one 64 Hz cycle (0.484375 s and 0.500000 s), see <u>Table 84</u> and <u>Figure 34</u>.

#### Table 84. First increment of time circuits after stop release

| Bit<br>STOP | Prescaler bits <sup>[1]</sup><br>F <sub>0</sub> to F <sub>8</sub> - F <sub>9</sub> to F <sub>14</sub> | 1 Hz tick                | Time<br>hh:mm:ss | Comment                                                    |  |  |  |  |  |  |
|-------------|-------------------------------------------------------------------------------------------------------|--------------------------|------------------|------------------------------------------------------------|--|--|--|--|--|--|
| Clock is r  | unning normally                                                                                       |                          |                  |                                                            |  |  |  |  |  |  |
| 0           | 010000111-010100                                                                                      |                          | 12:45:12         | prescaler counting normally                                |  |  |  |  |  |  |
| STOP bit i  | s activated by user. F <sub>0</sub> t                                                                 | o F <sub>8</sub> are not | reset and values | cannot be predicted externally                             |  |  |  |  |  |  |
| 1           | xxxxxxxx-000000                                                                                       |                          | 12:45:12         | prescaler is reset; time circuits are frozen               |  |  |  |  |  |  |
| New time    | New time is set by user                                                                               |                          |                  |                                                            |  |  |  |  |  |  |
| 1           | xxxxxxxx-000000                                                                                       |                          | 08:00:00         | prescaler is reset; time circuits are frozen               |  |  |  |  |  |  |
| STOP bit i  | s released by user                                                                                    |                          |                  |                                                            |  |  |  |  |  |  |
| 0           | xxxxxxx-000000                                                                                        |                          | 08:00:00         | prescaler is now running                                   |  |  |  |  |  |  |
| 0           | xxxxxxxx-100000                                                                                       | 000 s                    | 08:00:00         |                                                            |  |  |  |  |  |  |
| 0           | xxxxxxxx-100000                                                                                       | 2000                     | 08:00:00         |                                                            |  |  |  |  |  |  |
| 0           | xxxxxxxx-110000                                                                                       | 2 - 0                    | 08:00:00         |                                                            |  |  |  |  |  |  |
| :           | :                                                                                                     | 8437                     | :                |                                                            |  |  |  |  |  |  |
| 0           | 11111111-111110                                                                                       | 0.4                      | 08:00:00         |                                                            |  |  |  |  |  |  |
| 0           | 00000000-000001                                                                                       |                          | 08:00:01         | 0 to 1 transition of $F_{14}$ increments the time circuits |  |  |  |  |  |  |
| 0           | 10000000-000001                                                                                       |                          | 08:00:01         |                                                            |  |  |  |  |  |  |
| :           | :                                                                                                     | Ĩ                        | :                |                                                            |  |  |  |  |  |  |
| 0           | 111111111-111111                                                                                      | s                        | 08:00:01         |                                                            |  |  |  |  |  |  |
| 0           | 00000000-000000                                                                                       |                          | 08:00:01         |                                                            |  |  |  |  |  |  |
| 0           | 10000000-000000                                                                                       |                          |                  |                                                            |  |  |  |  |  |  |
| :           | :                                                                                                     |                          | :                |                                                            |  |  |  |  |  |  |
| 0           | 11111111-111110                                                                                       |                          | 08:00:01         |                                                            |  |  |  |  |  |  |
| 0           | 00000000-000001                                                                                       | <u>`</u>                 | 08:00:02         | 0 to 1 transition of $F_{14}$ increments the time circuits |  |  |  |  |  |  |
|             |                                                                                                       | <b>l</b><br>001aaj479    |                  |                                                            |  |  |  |  |  |  |

[1]  $F_0$  is clocked at 32.768 kHz.



## 9. Interfaces

The PCF2127 has an I<sup>2</sup>C-bus or SPI-bus interface using the same pins. The selection is done using the interface selection pin IFS (see <u>Table 85</u>).

#### Table 85. Interface selection input pin IFS

| Pin | Connection      | Bus interface        | Reference   |
|-----|-----------------|----------------------|-------------|
| IFS | V <sub>SS</sub> | SPI-bus              | Section 9.1 |
|     | BBS             | l <sup>2</sup> C-bus | Section 9.2 |



## 9.1 SPI-bus interface

Data transfer to and from the device is made by a 3 line SPI-bus (see <u>Table 86</u>). The data lines for input and output are split. The data input and output line can be connected together to facilitate a bidirectional data bus (see <u>Figure 36</u>). The SPI-bus is initialized whenever the chip enable line pin SDA/CE is inactive.



| Table 86. | Serial interface       |                                                        |  |  |  |
|-----------|------------------------|--------------------------------------------------------|--|--|--|
| Symbol    | Function               | Description                                            |  |  |  |
| SDA/CE    | chip enable input; [1] | when HIGH, the interface is reset;                     |  |  |  |
|           | active LOW             | input may be higher than V <sub>DD</sub>               |  |  |  |
| SCL       | serial clock input     | when SDA/CE is HIGH, input may float;                  |  |  |  |
|           |                        | input may be higher than V <sub>DD</sub>               |  |  |  |
| SDI       | serial data input      | when SDA/CE is HIGH, input may float;                  |  |  |  |
|           |                        | input may be higher than V <sub>DD</sub> ;             |  |  |  |
|           |                        | input data is sampled on the rising edge of SCL        |  |  |  |
| SDO       | serial data output     | push-pull output;                                      |  |  |  |
|           |                        | drives from $V_{SS}$ to $V_{oper(int)}$ ( $V_{BBS}$ ); |  |  |  |
|           |                        | output data is changed on the falling edge of SCL      |  |  |  |

[1] The chip enable must not be wired permanently LOW.

#### 9.1.1 Data transmission

The chip enable signal is used to identify the transmitted data. Each data transfer is a whole byte, with the Most Significant Bit (MSB) sent first.

The transmission is controlled by the active LOW chip enable signal SDA/ $\overline{CE}$ . The first byte transmitted is the command byte. Subsequent bytes are either data to be written or data to be read (see Figure 37).



The command byte defines the address of the first register to be accessed and the read/write mode. The address counter will auto increment after every access and will reset to zero after the last valid register is accessed. The R/W bit defines if the following bytes are read or write information.

| Bit    | Symbol | Value      | Description                                                                 |
|--------|--------|------------|-----------------------------------------------------------------------------|
| 7      | R/W    |            | data read or write selection                                                |
|        | 0      |            | write data                                                                  |
|        |        | 1          | read data                                                                   |
| 6 to 5 | SA     | 01         | subaddress;<br>other codes will cause the device to ignore<br>data transfer |
| 4 to 0 | RA     | 00h to 1Dh | register address                                                            |

#### Table 87. Command byte definition

**PCF2127** 

#### Accurate RTC with integrated quartz crystal for industrial applications



PCF2127



## 9.2 I<sup>2</sup>C-bus interface

The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a Serial DAta line (SDA) and a Serial CLock line (SCL). Both lines are connected to a positive supply by a pull-up resistor. Data transfer is initiated only when the bus is not busy.

### 9.2.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line remains stable during the HIGH period of the clock pulse as changes in the data line at this time are interpreted as control signals (see Figure 40).



#### 9.2.2 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH, is defined as the START condition S. A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition P (see Figure 41).



**Remark:** For the PCF2127, a repeated START is not allowed. Therefore a STOP has to be released before the next START.

## 9.2.3 System configuration

A device generating a message is a transmitter; a device receiving a message is the receiver. The device that controls the message is the master; and the devices which are controlled by the master are the slaves.

The PCF2127 can act as a slave transmitter and a slave receiver.



## 9.2.4 Acknowledge

The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge cycle.

- A slave receiver which is addressed must generate an acknowledge after the reception of each byte.
- Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.
- The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be considered).
- A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition.

Acknowledgement on the I<sup>2</sup>C-bus is illustrated in Figure 43.



## 9.2.5 l<sup>2</sup>C-bus protocol

After a start condition, a valid hardware address has to be sent to a PCF2127 device. The appropriate I<sup>2</sup>C-bus slave address is 1010001. The entire I<sup>2</sup>C-bus slave address byte is shown in Table 88.

PCF2127

#### Table 88.I<sup>2</sup>C slave address byte

|     | Slave address |   |   |   |   |   |   |     |
|-----|---------------|---|---|---|---|---|---|-----|
| Bit | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
|     | MSB           |   |   |   |   |   |   | LSB |
|     | 1             | 0 | 4 | 0 | 0 | 0 | 1 |     |

The R/W bit defines the direction of the following single or multiple byte data transfer (read is logic 1, write is logic 0).

For the format and the timing of the START condition (S), the STOP condition (P), and the acknowledge (A) refer to the  $l^2$ C-bus specification <u>Ref. 13 "UM10204"</u> and the characteristics table (<u>Table 93</u>). In the write mode, a data transfer is terminated by sending a STOP condition. A repeated START (Sr) condition is not applicable.





# **PCF2127**

#### Accurate RTC with integrated quartz crystal for industrial applications



## **PCF2127**

#### Accurate RTC with integrated quartz crystal for industrial applications



## 9.3 Bus communication and battery backup operation

To save power during battery backup operation (see <u>Section 8.6.1</u>), the bus interfaces are inactive. Therefore the communication via I<sup>2</sup>C- or SPI-bus should be terminated before the supply of the PCF2127 is switched from V<sub>DD</sub> to V<sub>BAT</sub>.

The extra power fail detection function (see <u>Section 8.6.3</u>) of the PCF2127 allows early detection of a dropping  $V_{DD}$ . The output on pin PFO indicates to the microcontroller to terminate the bus communication properly. When the bus communication is not terminated in a proper way, the time counters get corrupted.

**Remark:** If the  $I^2C$ -bus communication was terminated uncontrolled, the  $I^2C$ -bus has to be reinitialized by sending a STOP followed by a START after the device switched back from battery backup operation to  $V_{DD}$  supply operation.

## 10. Internal circuitry



## 11. Safety notes

#### CAUTION



This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.

Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards.
## **12. Limiting values**

## Table 89. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions       | Min  | Мах   | Unit |
|------------------|-------------------------|------------------|------|-------|------|
| V <sub>DD</sub>  | supply voltage          |                  | -0.5 | +6.5  | V    |
| I <sub>DD</sub>  | supply current          |                  | -50  | +50   | mA   |
| Vi               | input voltage           |                  | -0.5 | +6.5  | V    |
| lı               | input current           |                  | -10  | +10   | mA   |
| Vo               | output voltage          |                  | -0.5 | +6.5  | V    |
| lo               | output current          |                  | -10  | +10   | mA   |
|                  |                         | at pin SDA/CE    | -10  | +20   | mA   |
| V <sub>BAT</sub> | battery supply voltage  |                  | -0.5 | +6.5  | V    |
| P <sub>tot</sub> | total power dissipation |                  | -    | 300   | mW   |
| V <sub>ESD</sub> | electrostatic           | HBM [1]          | -    | ±4000 | V    |
|                  | discharge voltage       | CDM [2]          | -    | ±1250 | V    |
| l <sub>lu</sub>  | latch-up current        | [3]              | -    | 200   | mA   |
| T <sub>stg</sub> | storage temperature     | [4]              | -55  | +85   | °C   |
| T <sub>amb</sub> | ambient temperature     | operating device | -40  | +85   | °C   |

[1] Pass level; Human Body Model (HBM) according to Ref. 7 "JESD22-A114".

[2] Pass level; Charged-Device Model (CDM), according to Ref. 8 "JESD22-C101".

[3] Pass level; latch-up testing according to Ref. 9 "JESD78" at maximum ambient temperature (T<sub>amb(max)</sub>).

[4] According to the store and transport requirements (see <u>Ref. 14 "UM10569"</u>) the devices have to be stored at a temperature of +8 °C to +45 °C and a humidity of 25 % to 75 %.

72 of 100

## **13. Static characteristics**

## Table 90. Static characteristics

 $V_{DD}$  = 1.8 V to 4.2 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C, unless otherwise specified.

| Symbol               | Parameter                                                                                                                               | Conditions                                                                                                                                       | Min                                                                                        | Тур    | Max                                   | Unit |  |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------|---------------------------------------|------|--|--|
| Supplies             |                                                                                                                                         | ·                                                                                                                                                |                                                                                            | I      | I                                     |      |  |  |
| V <sub>DD</sub>      | supply voltage                                                                                                                          | [1]                                                                                                                                              | 1.8                                                                                        | -      | 4.2                                   | V    |  |  |
| V <sub>BAT</sub>     | battery supply voltage                                                                                                                  |                                                                                                                                                  | 1.8                                                                                        | -      | 4.2                                   | V    |  |  |
| V <sub>DD(cal)</sub> | calibration supply voltage                                                                                                              |                                                                                                                                                  | -                                                                                          | 3.3    | -                                     | V    |  |  |
| V <sub>low</sub>     | low voltage                                                                                                                             |                                                                                                                                                  | -                                                                                          | 1.2    | -                                     | V    |  |  |
| I <sub>DD</sub>      | supply current                                                                                                                          | interface active;<br>supplied by V <sub>DD</sub>                                                                                                 | 1                                                                                          | 1      |                                       |      |  |  |
|                      |                                                                                                                                         | SPI-bus (f <sub>SCL</sub> = 6.5 MHz)                                                                                                             | -                                                                                          | -      | 800                                   | μA   |  |  |
|                      |                                                                                                                                         | l <sup>2</sup> C-bus (f <sub>SCL</sub> = 400 kHz)                                                                                                | -                                                                                          | -      | 200                                   | μA   |  |  |
|                      | interface inactive ( $f_{SCL} = 0 \text{ Hz}$ ) <sup>[2]</sup> ;<br>TCR[1:0] = 00 (see <u>Table 13 on page 12</u>                       | )                                                                                                                                                |                                                                                            |        |                                       |      |  |  |
|                      | PWRMNG[2:0] = 111 (see <u>Table 25 on</u><br>TSOFF = 1 (see <u>Table 68 on page 50</u> )<br>COF[2:0] = 111 (see <u>Table 15 on page</u> | RMNG[2:0] = 111 (see Table 25 on page 18); PF = 1 (see Table 68 on page 50); F[2:0] = 111 (see Table 15 on page 14)                              |                                                                                            |        |                                       |      |  |  |
|                      |                                                                                                                                         | V <sub>DD</sub> = 1.8 V                                                                                                                          | -                                                                                          | 470    | -                                     | nA   |  |  |
|                      |                                                                                                                                         | V <sub>DD</sub> = 3.3 V                                                                                                                          | -                                                                                          | 700    | 1500                                  | nA   |  |  |
|                      |                                                                                                                                         | V <sub>DD</sub> = 4.2 V                                                                                                                          | -                                                                                          | 800    | -                                     | nA   |  |  |
|                      |                                                                                                                                         | PWRMNG[2:0] = 111 (see <u>Table 25 on</u><br>TSOFF = 1 (see <u>Table 68 on page 50</u> )<br>COF[2:0] = 000 (see <u>Table 15 on page</u>          | I (see <u>Table 25 on page 18);</u><br><u>le 68 on page 50);</u><br>2 Table 15 on page 14) |        |                                       |      |  |  |
|                      |                                                                                                                                         | V <sub>DD</sub> = 1.8 V                                                                                                                          | -                                                                                          | 560    | -                                     | nA   |  |  |
|                      |                                                                                                                                         | V <sub>DD</sub> = 3.3 V                                                                                                                          | -                                                                                          | 850    | -                                     | nA   |  |  |
|                      |                                                                                                                                         | V <sub>DD</sub> = 4.2 V                                                                                                                          | -                                                                                          | 1050   | -                                     | nA   |  |  |
|                      |                                                                                                                                         | PWRMNG[2:0] = 000 (see Table 25 or<br>TSOFF = 0 (see Table 68 on page 50)<br>COF[2:0] = 111 (see Table 15 on page                                | <u>n page 18</u> )<br>;<br>_ <u>14</u> )                                                   | ,<br>, | , , , , , , , , , , , , , , , , , , , |      |  |  |
|                      |                                                                                                                                         | V <sub>DD</sub> or V <sub>BAT</sub> = 1.8 V [3]                                                                                                  | -                                                                                          | 1750   | -                                     | nA   |  |  |
|                      |                                                                                                                                         | V <sub>DD</sub> or V <sub>BAT</sub> = 3.3 V [3]                                                                                                  | -                                                                                          | 2150   | -                                     | nA   |  |  |
|                      |                                                                                                                                         | $V_{DD}$ or $V_{BAT} = 4.2$ V [3]                                                                                                                | -                                                                                          | 2350   | 3500                                  | nA   |  |  |
|                      |                                                                                                                                         | PWRMNG[2:0] = 000 (see Table 25 on page 18);<br>TSOFF = 0 (see <u>Table 68 on page 50</u> );<br>COF[2:0] = 000 (see <u>Table 15 on page 14</u> ) |                                                                                            |        |                                       |      |  |  |
|                      |                                                                                                                                         | V <sub>DD</sub> or V <sub>BAT</sub> = 1.8 V [3]                                                                                                  | -                                                                                          | 1840   | -                                     | nA   |  |  |
|                      |                                                                                                                                         | $V_{DD}$ or $V_{BAT} = 3.3 \text{ V}$ [3]                                                                                                        | -                                                                                          | 2300   | -                                     | nA   |  |  |
|                      |                                                                                                                                         | $V_{DD}$ or $V_{BAT} = 4.2$ V [3]                                                                                                                | -                                                                                          | 2600   | -                                     | nA   |  |  |
| I <sub>L(bat)</sub>  | battery leakage<br>current                                                                                                              | V <sub>DD</sub> is active supply;<br>V <sub>BAT</sub> = 3.0 V                                                                                    | -                                                                                          | 50     | 100                                   | nA   |  |  |

73 of 100

## Table 90. Static characteristics ...continued

 $V_{DD}$  = 1.8 V to 4.2 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C, unless otherwise specified.

| Symbol                      | Parameter                           | Conditions                                                                     | Min             | Тур  | Max                   | Unit |
|-----------------------------|-------------------------------------|--------------------------------------------------------------------------------|-----------------|------|-----------------------|------|
| Power mar                   | nagement                            | ·                                                                              | -               |      |                       |      |
| V <sub>th(sw)bat</sub>      | battery switch<br>threshold voltage |                                                                                | -               | 2.5  | -                     | V    |
| V <sub>th(bat)low</sub>     | low battery threshold               |                                                                                | -               | 2.5  | -                     | V    |
|                             | voltage                             | T <sub>amb</sub> = 25 °C                                                       | 2.25            | -    | 2.85                  | V    |
| $V_{\text{th}(\text{PFI})}$ | threshold voltage on<br>pin PFI     |                                                                                | -               | 1.25 | -                     | V    |
| Inputs <sup>[4]</sup>       | 1                                   | 1                                                                              | 1               |      |                       |      |
| VI                          | input voltage                       |                                                                                | -0.5            | -    | V <sub>DD</sub> + 0.5 | V    |
| V <sub>IL</sub>             | LOW-level input                     |                                                                                | -               | -    | 0.25V <sub>DD</sub>   | V    |
|                             | voltage                             | $T_{amb} = -20 \text{ °C to } +85 \text{ °C};$<br>$V_{DD} > 2.0 \text{ V}$     | -               | -    | 0.3V <sub>DD</sub>    | V    |
| V <sub>IH</sub>             | HIGH-level input voltage            |                                                                                | $0.7V_{DD}$     | -    | -                     | V    |
| ILI                         | input leakage current               | $V_{I} = V_{DD} \text{ or } V_{SS}$                                            | -               | 0    | -                     | μA   |
|                             |                                     | post ESD event                                                                 | -1              | -    | +1                    | μΑ   |
| Ci                          | input capacitance                   | [5]                                                                            | -               | -    | 7                     | pF   |
| Outputs                     | 1                                   | •                                                                              | •               |      |                       | -    |
| Vo                          | output voltage                      | on pins CLKOUT, INT, RST and PFO, referring to external pull-up                | -0.5            | -    | 5.5                   | V    |
|                             |                                     | on pin BBS                                                                     | 1.8             | -    | 4.2                   | V    |
|                             |                                     | on pin SDO                                                                     | -0.5            | -    | V <sub>DD</sub> + 0.5 | V    |
| V <sub>OH</sub>             | HIGH output voltage                 | on pin SDO                                                                     | $0.8V_{DD}$     | -    | V <sub>DD</sub>       | V    |
| V <sub>OL</sub>             | LOW output voltage                  | on pins CLKOUT, INT, RST, SDO, and PFO                                         | V <sub>SS</sub> | -    | 0.2V <sub>DD</sub>    | V    |
| I <sub>OL</sub>             | LOW-level output<br>current         | output sink current;<br>V <sub>OL</sub> = 0.4 V                                |                 | ·    |                       |      |
|                             |                                     | on pin SDA/CE [6]                                                              | 3               | 17   | -                     | mA   |
|                             |                                     | on all other outputs                                                           | 1.0             | -    | -                     | mA   |
| I <sub>OH</sub>             | HIGH-level output<br>current        | output source current;<br>on pin SDO;<br>$V_{OH} = 3.8 V;$<br>$V_{DD} = 4.2 V$ | 1.0             | -    | -                     | mA   |
| I <sub>LO</sub>             | output leakage current              | $V_{O} = V_{DD} \text{ or } V_{SS}$                                            | -               | 0    | -                     | μA   |
|                             |                                     | post ESD event                                                                 | -1              | -    | +1                    | μA   |

[1] For reliable oscillator start-up at power-on:  $V_{DD(po)min} = V_{DD(min)} + 0.3$  V.

[2] Timer source clock =  $\frac{1}{60}$  Hz, level of pins SDA/ $\overline{CE}$ , SDI, and SCL is V<sub>DD</sub> or V<sub>SS</sub>.

[3] When the device is supplied by the V<sub>BAT</sub> pin instead of the V<sub>DD</sub> pin, the current values for I<sub>BAT</sub> are as specified for I<sub>DD</sub> under the same conditions.

[4] The I<sup>2</sup>C-bus and SPI-bus interfaces of PCF2127 are 5 V tolerant.

[5] Tested on sample basis.

[6] For further information, see Figure 49.



## 13.1 Current consumption characteristics, typical



## PCF2127

## Accurate RTC with integrated quartz crystal for industrial applications



## PCF2127

## Accurate RTC with integrated quartz crystal for industrial applications



77 of 100

## **13.2 Frequency characteristics**

## Table 91. Frequency characteristics

 $V_{DD}$  = 1.8 V to 4.2 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = +25 °C, unless otherwise specified.

| Symbol                     | Parameter                                    | Conditions N                                                                           |               | Min | Тур    | Max      | Unit  |
|----------------------------|----------------------------------------------|----------------------------------------------------------------------------------------|---------------|-----|--------|----------|-------|
| f <sub>o</sub>             | output frequency                             | on pin CLKOUT;<br>$V_{DD}$ or $V_{BAT} = 3.3 V$ ;<br>COF[2:0] = 000;<br>AO[3:0] = 1000 |               | -   | 32.768 | -        | kHz   |
| ∆f/f                       | frequency stability                          | $V_{DD}$ or $V_{BAT}$ = 3.3 V                                                          |               |     |        | ·        |       |
|                            |                                              | PCF2127AT                                                                              |               |     |        |          |       |
|                            |                                              | $T_{amb} = -15 \ ^{\circ}C \ to \ +60 \ ^{\circ}C$                                     |               | -   | ±3     | ±5       | ppm   |
|                            |                                              | T <sub>amb</sub> = −25 °C to −15 °C<br>and<br>T <sub>amb</sub> = +60 °C to +65 °C      |               | -   | ±5     | ±10      | ppm   |
|                            | PCF2127T                                     |                                                                                        |               |     | L      |          |       |
|                            | $T_{amb} = -30 \degree C$ to +80 $\degree C$ | <u>[1][2]</u>                                                                          | -             | ±3  | ±8     | ppm      |       |
|                            |                                              | T <sub>amb</sub> = −40 °C to −30 °C<br>and<br>T <sub>amb</sub> = +80 °C to +85 °C      | <u>[1][2]</u> | -   | ±5     | ±15      | ppm   |
| $\Delta f_{xtal}/f_{xtal}$ | relative crystal                             | crystal aging                                                                          | [3]           |     |        | <b>I</b> |       |
|                            | frequency variation                          | PCF2127AT                                                                              |               |     |        |          |       |
|                            |                                              | first year;<br>V <sub>DD</sub> or V <sub>BAT</sub> = 3.3 V                             |               | -   | -      | ±3       | ppm   |
|                            |                                              | PCF2127T                                                                               |               |     |        |          |       |
|                            |                                              | first year                                                                             |               | -   | -      | ±3       | ppm   |
|                            |                                              | ten years                                                                              |               | -   | -      | ±8       | ppm   |
| Δf/ΔV                      | frequency variation with voltage             | on pin CLKOUT                                                                          |               | -   | ±1     | -        | ppm/V |

[1]  $\pm 1$  ppm corresponds to a time deviation of  $\pm 0.0864$  seconds per day.

[2] Only valid if CLKOUT frequencies are not equal to 32.768 kHz or if CLKOUT is disabled.

[3] Not production tested. Effects of reflow soldering are included (see Ref. 3 "AN11266").

## PCF2127

## Accurate RTC with integrated quartz crystal for industrial applications





## **14. Dynamic characteristics**

## 14.1 SPI-bus timing characteristics

## Table 92. SPI-bus characteristics

 $V_{DD} = 1.8$  V to 4.2 V;  $V_{SS} = 0$  V;  $T_{amb} = -40$  °C to +85 °C, unless otherwise specified. All timing values are valid within the operating supply voltage at ambient temperature and referenced to  $V_{IL}$  and  $V_{IH}$  with an input voltage swing of  $V_{SS}$  to  $V_{DD}$  (see Figure 55).

| Symbol                 | Parameter Conditions            |                            | V <sub>DD</sub> = 1.8 V |      | $V_{DD} = 4.2 V$ |      | Unit |
|------------------------|---------------------------------|----------------------------|-------------------------|------|------------------|------|------|
|                        |                                 |                            | Min                     | Max  | Min              | Max  |      |
| Pin SCL                |                                 |                            |                         |      |                  |      |      |
| f <sub>clk(SCL)</sub>  | SCL clock frequency             | register read/write access | -                       | 2.0  | -                | 6.5  | MHz  |
|                        |                                 | RAM write access           | -                       | 2.0  | -                | 6.5  | MHz  |
|                        |                                 | RAM read access            | -                       | 1.11 | -                | 6.25 | MHz  |
| t <sub>SCL</sub>       | SCL time                        | register read/write access | 800                     | -    | 140              | -    | ns   |
|                        |                                 | RAM write access           | 800                     | -    | 140              | -    | ns   |
|                        |                                 | RAM read access            | 900                     | -    | 160              | -    | ns   |
| t <sub>clk(H)</sub>    | clock HIGH time                 | register read/write access | 100                     | -    | 70               | -    | ns   |
|                        |                                 | RAM write access           | 100                     | -    | 70               | -    | ns   |
|                        |                                 | RAM read access            | 450                     | -    | 80               | -    | ns   |
| t <sub>clk(L)</sub>    | clock LOW time                  | register read/write access | 400                     | -    | 70               | -    | ns   |
|                        | RAM write access                | 400                        | -                       | 70   | -                | ns   |      |
|                        |                                 | RAM read access            | 450                     | -    | 80               | -    | ns   |
| t <sub>r</sub>         | rise time                       | for SCL signal             | -                       | 100  | -                | 100  | ns   |
| t <sub>f</sub>         | fall time                       | for SCL signal             | -                       | 100  | -                | 100  | ns   |
| Pin SDA/C              | E                               |                            |                         |      |                  |      |      |
| t <sub>su(CE_N)</sub>  | CE_N set-up time                |                            | 60                      | -    | 30               | -    | ns   |
| t <sub>h(CE_N)</sub>   | CE_N hold time                  |                            | 40                      | -    | 25               | -    | ns   |
| t <sub>rec(CE_N)</sub> | CE_N recovery time              |                            | 100                     | -    | 30               | -    | ns   |
| t <sub>w(CE_N)</sub>   | CE_N pulse width                |                            | -                       | 0.99 | -                | 0.99 | S    |
| Pin SDI                | 1                               |                            |                         |      |                  |      |      |
| t <sub>su</sub>        | set-up time                     | set-up time for SDI data   | 70                      | -    | 20               | -    | ns   |
| t <sub>h</sub>         | hold time                       | hold time for SDI data     | 70                      | -    | 20               | -    | ns   |
| Pin SDO                | 1                               |                            |                         |      |                  |      |      |
| t <sub>d(R)SDO</sub>   | SDO read delay time             | C <sub>L</sub> = 50 pF     |                         |      |                  |      |      |
|                        |                                 | register read access       | -                       | 225  | -                | 55   | ns   |
|                        |                                 | RAM read access            | -                       | 410  | -                | 55   | ns   |
| t <sub>dis(SDO)</sub>  | SDO disable time                | [1]                        | -                       | 90   | -                | 25   | ns   |
| $t_{t(SDI-SDO)}$       | transition time from SDI to SDO | to avoid bus conflict      | 0                       | -    | 0                | -    | ns   |

[1] No load value; bus is held up by bus capacitance; use RC time constant with application values.

## **PCF2127**

## Accurate RTC with integrated quartz crystal for industrial applications



## 14.2 I<sup>2</sup>C-bus timing characteristics

## Table 93. I<sup>2</sup>C-bus characteristics

All timing characteristics are valid within the operating supply voltage and ambient temperature range and reference to 30 % and 70 % with an input voltage swing of  $V_{SS}$  to  $V_{DD}$  (see <u>Figure 56</u>).

| Symbol              | Parameter                                                         |            | Standard mod | de   | Fast-mode (Fm)         |     | Unit |
|---------------------|-------------------------------------------------------------------|------------|--------------|------|------------------------|-----|------|
|                     |                                                                   |            | Min          | Max  | Min                    | Max |      |
| Pin SCL             | ·                                                                 |            |              | L    |                        |     |      |
| f <sub>SCL</sub>    | SCL clock frequency                                               |            | 0            | 100  | 0                      | 400 | kHz  |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                       |            | 4.7          | -    | 1.3                    | -   | μs   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                      |            | 4.0          | -    | 0.6                    | -   | μS   |
| Pin SDA/CI          |                                                                   |            |              |      |                        |     |      |
| t <sub>SU;DAT</sub> | data set-up time                                                  |            | 250          | -    | 100                    | -   | ns   |
| t <sub>HD;DAT</sub> | data hold time                                                    |            | 0            | -    | 0                      | -   | ns   |
| Pins SCL a          | nd SDA/CE                                                         |            |              |      |                        |     |      |
| t <sub>BUF</sub>    | bus free time between a STOP<br>and START condition               |            | 4.7          | -    | 1.3                    | -   | μs   |
| t <sub>SU;STO</sub> | set-up time for STOP condition                                    |            | 4.0          | -    | 0.6                    | -   | μs   |
| t <sub>HD;STA</sub> | hold time (repeated) START condition                              |            | 4.0          | -    | 0.6                    | -   | μS   |
| t <sub>SU;STA</sub> | set-up time for a repeated START condition                        |            | 4.7          | -    | 0.6                    | -   | μs   |
| t <sub>r</sub>      | rise time of both SDA and SCL [1]<br>signals                      | [2][3]     | -            | 1000 | 20 + 0.1C <sub>b</sub> | 300 | ns   |
| t <sub>f</sub>      | fall time of both SDA and SCL [1]                                 | [2][3]     | -            | 300  | 20 + 0.1C <sub>b</sub> | 300 | ns   |
| t <sub>VD;ACK</sub> | data valid acknowledge time                                       | [4]        | 0.1          | 3.45 | 0.1                    | 0.9 | μs   |
| t <sub>VD;DAT</sub> | data valid time                                                   | [5]        | 300          | -    | 75                     | -   | ns   |
| t <sub>SP</sub>     | pulse width of spikes that must be suppressed by the input filter | <u>[6]</u> | -            | 50   | -                      | 50  | ns   |

[1] A master device must internally provide a hold time of at least 300 ns for the SDA signal (refer to the V<sub>IL</sub> of the SCL signal) in order to bridge the undefined region of the falling edge of SCL.

[2] C<sub>b</sub> is the total capacitance of one bus line in pF.

[3] The maximum t<sub>f</sub> for the SDA and SCL bus lines is 300 ns. The maximum fall time for the SDA output stage, t<sub>f</sub> is 250 ns. This allows series protection resistors to be connected between the SDA/CE pin, the SCL pin, and the SDA/SCL bus lines without exceeding the maximum t<sub>f</sub>.

[4] t<sub>VD:ACK</sub> is the time of the acknowledgement signal from SCL LOW to SDA (out) LOW.

[5] t<sub>VD;DAT</sub> is the minimum time for valid SDA (out) data following SCL LOW.

[6] Input filters on the SDA and SCL inputs suppress noise spikes of less than 50 ns.

82 of 100

## Accurate RTC with integrated quartz crystal for industrial applications

**PCF2127** 



## **15. Application information**



For information about application configuration, see Ref. 3 "AN11266" on page 92

## **16. Test information**

## **16.1 Quality information**

## **UL Component Recognition**



This (component or material) is Recognized by UL. Representative samples of this component have been evaluated by UL and meet applicable UL requirements.

84 of 100

**PCF2127** 

Accurate RTC with integrated quartz crystal for industrial applications

## 17. Package outline



## Fig 58. Package outline SOT163-1 (SO20) of PCF2127AT

All information provided in this document is subject to legal disclaimers.

PCF2127

**PCF2127** 

Accurate RTC with integrated quartz crystal for industrial applications



Fig 59. Package outline SOT162-1 (SO16) of PCF2127T

PCF2127

## **18. Packing information**

## **18.1** Tape and reel information

For tape and reel packing information, see

- <u>Ref. 11 "SOT162-1\_518" on page 92</u> for the PCF2127T.
- Ref. 12 "SOT163-1\_518" on page 92 for the PCF2127AT.

## **19. Soldering**

For information about soldering, see Ref. 3 "AN11266" on page 92.

## **19.1 Footprint information**



## Accurate RTC with integrated quartz crystal for industrial applications





## **PCF2127**

# Accurate RTC with integrated quartz crystal for industrial applications

## 20.1 Real-Time Clock selection

## Table 94. Selection of Real-Time Clocks

|                                       | Type name | Alarm, Timer,<br>Watchdog | Interrupt<br>output | Interface                   | I <sub>DD</sub> ,<br>typical (nA) | Battery<br>backup | Timestamp,<br>tamper input | AEC-Q100<br>compliant | Special features                                                            | Packages                               |
|---------------------------------------|-----------|---------------------------|---------------------|-----------------------------|-----------------------------------|-------------------|----------------------------|-----------------------|-----------------------------------------------------------------------------|----------------------------------------|
|                                       | PCF8563   | X                         | 1                   | I <sup>2</sup> C            | 250                               | -                 | -                          | -                     | -                                                                           | SO8, TSSOP8,<br>HVSON10                |
|                                       | PCF8564A  | Х                         | 1                   | l <sup>2</sup> C            | 250                               | -                 | -                          | -                     | integrated oscillator caps                                                  | WLCSP                                  |
|                                       | PCA8565   | X                         | 1                   | I <sup>2</sup> C            | 600                               | -                 | -                          | grade 1               | high robustness,<br>T <sub>amb</sub> = –40 °C to 125 °C                     | TSSOP8, HVSON10                        |
| All informat                          | PCA8565A  | Х                         | 1                   | I <sup>2</sup> C            | 600                               | -                 | -                          | -                     | integrated oscillator caps,<br>T <sub>amb</sub> = -40 °C to 125 °C          | WLCSP                                  |
| Rev. 8                                | PCF85063  | -                         | 1                   | I <sup>2</sup> C            | 220                               | -                 | -                          | -                     | basic functions only, no<br>alarm                                           | HXSON8                                 |
| d in this                             | PCF85063A | Х                         | 1                   | I <sup>2</sup> C            | 220                               | -                 | -                          | -                     | tiny package                                                                | SO8, DFN2626-10                        |
| s docur                               | PCF85063B | Х                         | 1                   | SPI                         | 220                               | -                 | -                          | -                     | tiny package                                                                | DFN2626-10                             |
| nent is subject to<br><b>Cember 2</b> | PCF85263A | X                         | 2                   | I <sup>2</sup> C            | 230                               | X                 | X                          | -                     | time stamp, battery backup, stopwatch $\frac{1}{100}$ s                     | SO8, TSSOP10,<br>TSSOP8,<br>DFN2626-10 |
| 2014                                  | PCF85263B | X                         | 2                   | SPI                         | 230                               | х                 | x                          | -                     | time stamp, battery<br>backup, stopwatch ½100s                              | TSSOP10,<br>DFN2626-10                 |
| imers.                                | PCF85363A | X                         | 2                   | I <sup>2</sup> C            | 230                               | X                 | X                          | -                     | time stamp, battery<br>backup, stopwatch ¼ <sub>100</sub> s,<br>64 Byte RAM | TSSOP10,<br>DFN2626-10                 |
| ©<br>V                                | PCF85363B | X                         | 2                   | SPI                         | 230                               | X                 | X                          | -                     | time stamp, battery<br>backup, stopwatch ¼ <sub>100</sub> s,<br>64 Byte RAM | TSSOP10,<br>DFN2626-10                 |
| (P Semicon                            | PCF8523   | Х                         | 2                   | I <sup>2</sup> C            | 150                               | Х                 | -                          | -                     | lowest power 150 nA in operation, FM+ 1 MHz                                 | SO8, HVSON8,<br>TSSOP14, WLCSP         |
| ductors N.V                           | PCF2123   | X                         | 1                   | SPI                         | 100                               | -                 | -                          | -                     | lowest power 100 nA in operation                                            | TSSOP14, HVQFN16                       |
| . 2014. All rights resen<br>89 of 1   | PCF2127   | Х                         | 1                   | I <sup>2</sup> C and<br>SPI | 500                               | X                 | X                          | -                     | temperature<br>compensated, quartz built<br>in, calibrated, 512 Byte<br>RAM | SO16                                   |

## PCF2127 Product data sheet 20. Appendix

## **PCF2127**

# Accurate RTC with integrated quartz crystal for industrial applications

| Type name | Alarm, Timer,<br>Watchdog | Interrupt<br>output | Interface                   | I <sub>DD</sub> ,<br>typical (nA) | Battery<br>backup | Timestamp,<br>tamper input | AEC-Q100<br>compliant | Special features                                                            | Packages |
|-----------|---------------------------|---------------------|-----------------------------|-----------------------------------|-------------------|----------------------------|-----------------------|-----------------------------------------------------------------------------|----------|
| PCF2127A  | x                         | 1                   | I <sup>2</sup> C and<br>SPI | 500                               | X                 | Х                          | -                     | temperature<br>compensated, quartz built<br>in, calibrated, 512 Byte<br>RAM | SO20     |
| PCF2129   | X                         | 1                   | I <sup>2</sup> C and<br>SPI | 500                               | X                 | Х                          | -                     | temperature<br>compensated, quartz built<br>in, calibrated                  | SO16     |
| PCF2129A  | X                         | 1                   | I <sup>2</sup> C and<br>SPI | 500                               | X                 | Х                          | -                     | temperature<br>compensated, quartz built<br>in, calibrated                  | SO20     |
| PCA2129   | X                         | 1                   | I <sup>2</sup> C and<br>SPI | 500                               | X                 | X                          | grade 3               | temperature<br>compensated, quartz built<br>in, calibrated                  | SO16     |
| PCA21125  | Х                         | 1                   | SPI                         | 820                               | -                 | -                          | grade 1               | high robustness,<br>T <sub>amb</sub> = –40 °C to 125 °C                     | TSSOP14  |

ion provided in this document is subject to legal disclaimers Rev. 8 — 19 December 2014

## 21. Abbreviations

| Table 95. Abbrev | viations                                |
|------------------|-----------------------------------------|
| Acronym          | Description                             |
| ACK              | ACKnowledge (I <sup>2</sup> C-bus)      |
| AM               | Ante Meridiem                           |
| BCD              | Binary Coded Decimal                    |
| CDM              | Charged Device Model                    |
| CMOS             | Complementary Metal-Oxide Semiconductor |
| DC               | Direct Current                          |
| GPS              | Global Positioning System               |
| НВМ              | Human Body Model                        |
| l <sup>2</sup> C | Inter-Integrated Circuit                |
| IC               | Integrated Circuit                      |
| LSB              | Least Significant Bit                   |
| MCU              | Microcontroller Unit                    |
| MSB              | Most Significant Bit                    |
| PM               | Post Meridiem                           |
| POR              | Power-On Reset                          |
| PORO             | Power-On Reset Override                 |
| PPM              | Parts Per Million                       |
| RAM              | Random Access Memory                    |
| RC               | Resistance-Capacitance                  |
| RTC              | Real Time Clock                         |
| SCL              | Serial CLock line                       |
| SDA              | Serial DAta line                        |
| SPI              | Serial Peripheral Interface             |
| SRAM             | Static Random Access Memory             |
| тсхо             | Temperature Compensated Xtal Oscillator |
| Xtal             | crystal                                 |

## 22. References

- AN10365 Surface mount reflow soldering description [1]
- [2] AN10853 — Handling precautions of ESD sensitive devices
- AN11266 Application and soldering information for the PCF2127 industrial TCXO [3] RTC
- [4] IEC 60134 — Rating systems for electronic tubes and valves and analogous semiconductor devices
- [5] IEC 61340-5 — Protection of electronic devices from electrostatic phenomena
- IPC/JEDEC J-STD-020D Moisture/Reflow Sensitivity Classification for [6] Nonhermetic Solid State Surface Mount Devices
- [7] JESD22-A114 — Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)
- [8] **JESD22-C101** — Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components
- JESD78 IC Latch-Up Test [9]
- [10] JESD625-A Requirements for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices
- [11] SOT162-1\_518 SO16; Reel pack; SMD, 13", packing information
- [12] SOT163-1\_518 SO20; Reel pack; SMD, 13", packing information
- [13] UM10204 I<sup>2</sup>C-bus specification and user manual
- [14] UM10569 Store and transport requirements
- [15] UM10762 User manual for the accurate RTC demo board OM13513 containing PCF2127T and PCF2129AT

## 23. Revision history

| Table 96. Revision histo | ory                                                                                   |                                   |               |               |  |  |  |  |
|--------------------------|---------------------------------------------------------------------------------------|-----------------------------------|---------------|---------------|--|--|--|--|
| Document ID              | Release date                                                                          | Data sheet status                 | Change notice | Supersedes    |  |  |  |  |
| PCF2127 v.8              | 20141219                                                                              | Product data sheet                | -             | PCF2127 v.7   |  |  |  |  |
| Modifications:           | <ul> <li>Added V<sub>OH</sub> and V<sub>OL</sub> values in <u>Table 90</u></li> </ul> |                                   |               |               |  |  |  |  |
|                          | Enhanced ESE                                                                          | D HBM values                      |               |               |  |  |  |  |
|                          | Corrected Figu                                                                        | <u>ire 8</u>                      |               |               |  |  |  |  |
|                          | Enhanced des                                                                          | cription of internal operating vo | ltage         |               |  |  |  |  |
|                          | <ul> <li>Added register</li> </ul>                                                    | bit allocation tables             |               |               |  |  |  |  |
|                          | <ul> <li>Fixed typos</li> </ul>                                                       |                                   |               |               |  |  |  |  |
| PCF2127 v.7              | 20141003                                                                              | Product data sheet                | -             | PCF2127AT v.6 |  |  |  |  |
|                          |                                                                                       |                                   |               | PCF2127 v.3   |  |  |  |  |
| PCF2127AT                |                                                                                       | 1                                 | 1             |               |  |  |  |  |
| PCF2127AT v.6            | 20130711                                                                              | Product data sheet                | -             | PCF2127AT v.5 |  |  |  |  |
| PCF2127AT v.5            | 20130128                                                                              | Product data sheet                | -             | PCF2127AT v.4 |  |  |  |  |
| PCF2127AT v.4            | 20121207                                                                              | Product data sheet                | -             | PCF2127AT v.3 |  |  |  |  |
| PCF2127AT v.3            | 20121004                                                                              | Product data sheet                | -             | PCF2127A v.2  |  |  |  |  |
| PCF2127A v.2             | 20100507                                                                              | Product data sheet                | -             | PCF2127A v.1  |  |  |  |  |
| PCF2127A v.1             | 20100121                                                                              | Product data sheet                | -             | -             |  |  |  |  |
| PCF2127T                 |                                                                                       |                                   |               |               |  |  |  |  |
| PCF2127 v.3              | 20130711                                                                              | Product data sheet                | -             | PCF2127 v.2   |  |  |  |  |
| PCF2127 v.2              | 20130422                                                                              | Product data sheet                | -             | PCF2127 v.1   |  |  |  |  |
| PCF2127 v.1              | 20130212                                                                              | Product data sheet                | -             | -             |  |  |  |  |

## 24. Legal information

## 24.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

## 24.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 24.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP Semiconductors N.V. 2014. All rights reserved.

PCF2127

## **PCF2127**

## Accurate RTC with integrated quartz crystal for industrial applications

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's

own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

## 24.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP Semiconductors N.V.

## **25. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

## PCF2127

## Accurate RTC with integrated quartz crystal for industrial applications

## 26. Tables

| Table 1.<br>Table 2. | Ordering information                                                      | Table 35.                  | allocation<br>Days - day |
|----------------------|---------------------------------------------------------------------------|----------------------------|--------------------------|
| Table 3.<br>Table 4  | Marking codes                                                             | Table 36                   | description              |
| Table 5.             | Register overview                                                         |                            | allocation               |
| Table 6.             | Control_1 - control and status register 1 (address<br>00h) bit allocation | Table 37.                  | Weekdays                 |
| Table 7.             | Control 1 - control and status register 1 (address                        | Table 38.                  | Weekday                  |
| Table 8.             | 00h) bit description                                                      | Table 39.                  | Months - r<br>allocation |
|                      | 01h) bit allocation                                                       | Table 40.                  | Months - r               |
| Table 9.             | Control 2 - control and status register 2 (address                        |                            | description              |
|                      | 01h) bit description11                                                    | Table 41.                  | Month ass                |
| Table 10.            | Control_3 - control and status register 3 (address                        | Table 42.                  | Years - ye               |
|                      | 02h) bit allocation                                                       |                            | allocation               |
| Table 11.            | Control_3 - control and status register 3 (address                        | Table 43.                  | Years - ye               |
|                      | 02h) bit description                                                      |                            | description              |
| Table 12.            | CLKOUT_ctl - CLKOUT control register (address                             | Table 44.                  | Second_a                 |
|                      | 0Fh) bit allocation12                                                     |                            | 0Ah) bit al              |
| Table 13.            | CLKOUT_ctl - CLKOUT control register (address                             | Table 45.                  | Second_a                 |
|                      | 0Fh) bit description                                                      |                            | 0Ah) bit de              |
| Table 14.            | Temperature measurement period                                            | Table 46.                  | Minute_ala               |
| Table 15.            | CLKOUT frequency selection                                                |                            | 0Bh) bit al              |
| Table 16.            | Aging_offset - crystal aging offset register                              | Table 47.                  | Minute_ala               |
|                      | (address 19h) bit allocation14                                            |                            | 0Bh) bit de              |
| Table 17.            | Aging_offset - crystal aging offset register                              | Table 48.                  | Hour_alar                |
|                      | (address 19h) bit description14                                           |                            | bit allocati             |
| Table 18.            | Frequency correction at 25 °C, typical15                                  | Table 49.                  | Hour_alar                |
| Table 19.            | RAM_addr_MSB - RAM address MSB register                                   |                            | bit descrip              |
|                      | (address 1Ah) bit allocation16                                            | Table 50.                  | Day_alarm                |
| Table 20.            | RAM_addr_MSB - RAM address MSB register                                   |                            | allocation               |
|                      | (address 1Ah) bit description                                             | Table 51.                  | Day_alarm                |
| Table 21.            | RAM_addr_LSB - RAM address LSB register                                   | <b>T</b>                   | description              |
| T-1-1- 00            | (address 1Bh) bit allocation                                              | Table 52.                  | Weekday_                 |
| Table 22.            | RAM_addr_LSB - RAM address LSB register                                   | Table CO                   | (address (               |
| Table 00             | (address IBn) bit description                                             | Table 53.                  | vveekday_                |
| Table 23.            | RAM_WIT_cind - RAM write command register                                 | Table 54                   | (address (               |
| Table 24             | PAM rd cmd PAM road command register                                      | Table 54.                  | (addross 1               |
| Table 24.            | (addrass 1Db) bit description                                             | Table 55                   | (auuress i<br>Watchda    |
| Table 25             | Power management control bit description 18                               | Table 55.                  | (address 1               |
| Table 26             | Output nin BBS                                                            | Table 56                   | Watchda                  |
| Table 27             | Seconds - seconds and clock integrity register                            |                            | (address 1               |
|                      | (address 03b) bit allocation                                              | Table 57                   | Watchda                  |
| Table 28             | Seconds - seconds and clock integrity register                            |                            | (address 1               |
| 10010 20.            | (address 03b) bit description                                             | Table 58                   | Programm                 |
| Table 29             | Seconds coded in BCD format 31                                            | Table 59                   | Specificati              |
| Table 30.            | Minutes - minutes register (address 04h) bit                              | Table 60.                  | First perio              |
|                      | allocation                                                                | Table 61.                  | Flag locati              |
| Table 31.            | Minutes - minutes register (address 04h) bit                              | Table 62.                  | Example v                |
|                      | description                                                               | Table 63.                  | Example t                |
| Table 32.            | Hours - hours register (address 05h) bit                                  | Table 64.                  | Example t                |
|                      | allocation                                                                | Table 65.                  | Example t                |
| Table 33.            | Hours - hours register (address 05h) bit                                  | Table 66.                  | Example t                |
|                      | description                                                               | Table 67.                  | Timestp_c                |
| Table 34.            | Days - days register (address 06h) bit                                    |                            | 12h) bit al              |
| PCF2127              | All information provided in this do                                       | ocument is subject to lega | al disclaimers.          |
|                      |                                                                           |                            |                          |

|           | allocation                                        |
|-----------|---------------------------------------------------|
| Table 35. | Days - days register (address 06h) bit            |
| Table 00  | description                                       |
| Table 36. | Weekdays - weekdays register (address U/n) bit    |
| T-1-1-07  | allocation                                        |
| Table 37. | weekdays - weekdays register (address 0/n) bit    |
| Table 20  |                                                   |
|           | Menthe menthe register (address 00h) hit          |
| Table 39. | allocation 24                                     |
| Table 40  | Monthe monthe register (address 0%) hit           |
|           | description 24                                    |
| Table 11  | Month assignments in BCD format                   |
| Table 41. | Voare voare register (address 00b) bit            |
| 14016 42. | allocation 35                                     |
| Table 13  | Vears - vears register (address 09h) hit          |
|           | description 35                                    |
| Table 44  | Second alarm - second alarm register (address     |
|           | 0Ah) bit allocation                               |
| Table 45  | Second alarm - second alarm register (address     |
|           | 0Ah) bit description 38                           |
| Table 46  | Minute alarm - minute alarm register (address     |
| 10010 10. | 0Bh) bit allocation 38                            |
| Table 47. | Minute alarm - minute alarm register (address     |
|           | 0Bh) bit description                              |
| Table 48. | Hour alarm - hour alarm register (address 0Ch)    |
|           | bit allocation                                    |
| Table 49. | Hour alarm - hour alarm register (address 0Ch)    |
|           | bit description                                   |
| Table 50. | Day_alarm - day alarm register (address 0Dh) bit  |
|           | allocation                                        |
| Table 51. | Day_alarm - day alarm register (address 0Dh) bit  |
|           | description                                       |
| Table 52. | Weekday_alarm - weekday alarm register            |
|           | (address 0Eh) bit allocation                      |
| Table 53. | Weekday_alarm - weekday alarm register            |
|           | (address 0Eh) bit description 40                  |
| Table 54. | Watchdg_tim_ctl - watchdog timer control register |
|           | (address 10h) bit allocation                      |
| Table 55. | Watchdg_tim_ctl - watchdog timer control register |
|           | (address 10h) bit description                     |
| Table 56. | Watchdg_tim_val - watchdog timer value register   |
|           | (address 11h) bit allocation                      |
| Table 57. | Watchdg_tim_val - watchdog timer value register   |
|           | (address 11h) bit description                     |
| Table 58. | Programmable watchdog timer                       |
| Table 59. | Specification of t <sub>w(rst)</sub> 44           |
| Table 60. | First period delay for timer counter              |
| Table 61. | Flag location in register Control_2               |
| Table 62. | Example values in register Control_2              |
| Table 63. | Example to clear only CDTF (bit 3)                |
| Table 64. | Example to clear only AF (bit 4)                  |
| Table 65. | Example to clear only MSF (bit /)                 |
|           | Example to clear both CDTF and MSF                |
|           | 12h) bit allocation                               |
|           | 1211) DIL AIIOCALION                              |

© NXP Semiconductors N.V. 2014. All rights reserved.

## PCF2127

## Accurate RTC with integrated quartz crystal for industrial applications

| Table 68. | Timestp_ctl - timestamp control register (address 12b) bit description 50  |
|-----------|----------------------------------------------------------------------------|
| Table 69. | Sec_timestp - second timestamp register<br>(address 13h) bit allocation    |
| Table 70. | Sec_timestp - second timestamp register<br>(address 13h) bit description50 |
| Table 71. | Min_timestp - minute timestamp register (address 14h) bit allocation       |
| Table 72. | Min_timestp - minute timestamp register (address 14h) bit description51    |
| Table 73. | Hour_timestp - hour timestamp register (address 15h) bit allocation        |
| Table 74. | Hour_timestp - hour timestamp register (address 15h) bit description       |
| Table 75. | Day_timestp - day timestamp register (address 16h) bit allocation          |
| Table 76. | Day_timestp - day timestamp register (address<br>16h) bit description      |
| Table 77. | Mon_timestp - month timestamp register (address 17h) bit allocation        |
| Table 78. | Mon_timestp - month timestamp register (address 17h) bit description       |
| Table 79. | Year_timestp - year timestamp register (address 18h) bit allocation        |
| Table 80. | Year_timestp - year timestamp register (address 18h) bit description       |
| Table 81. | Battery switch-over and timestamp                                          |
| Table 82. | Effect of bits MI and SI on pin INT and bit MSF55                          |
| Table 83. | INT operation (bit TI_TP = 1)57                                            |
| Table 84. | First increment of time circuits after stop                                |
|           | release                                                                    |
| Table 85. | Interface selection input pin IFS62                                        |
| Table 86. | Serial interface                                                           |
| Table 87. | Command byte definition63                                                  |
| Table 88. | I <sup>2</sup> C slave address byte68                                      |
| Table 89. | Limiting values                                                            |
| Table 90. | Static characteristics73                                                   |
| Table 91. | Frequency characteristics                                                  |
| Table 92. | SPI-bus characteristics                                                    |
| Table 93. | I <sup>2</sup> C-bus characteristics                                       |
| Table 94. | Selection of Real-Time Clocks                                              |
| Table 95. | Abbreviations                                                              |
| Table 96. | Revision history                                                           |

## 27. Figures

| Fig 1.         | Block diagram of PCF2127                                                                                                                                                                                |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Fig 2.         | Pin configuration for PCF2127AT (SO20)4                                                                                                                                                                 |
| Fig 3.         | Pin configuration for PCF2127T (SO16)4                                                                                                                                                                  |
| Fig 4.         | Position of the stubs from the package assembly                                                                                                                                                         |
|                | Process                                                                                                                                                                                                 |
| Fig 5.         | Battery exitebouters here view in standard mode with                                                                                                                                                    |
| Fig 6.         | Battery switch-over benavior in standard mode with                                                                                                                                                      |
|                | bit BIE set logic 1 (enabled)                                                                                                                                                                           |
| Fig 7.         | Battery switch-over behavior in direct switching                                                                                                                                                        |
|                | mode with bit BIE set logic 1 (enabled)                                                                                                                                                                 |
| Fig 8.         | Battery switch-over circuit, simplified block diagram                                                                                                                                                   |
| Fig 9          | Battery low detection behavior with hit BLIE set logic                                                                                                                                                  |
| rig ö.         | 1 (enabled)                                                                                                                                                                                             |
| Fig 10         | Typical application of the extra power fail detection                                                                                                                                                   |
| 1 lg 10.       | function                                                                                                                                                                                                |
|                |                                                                                                                                                                                                         |
| FIG IT.        | PFO signal behavior when ballery switch-over is                                                                                                                                                         |
|                |                                                                                                                                                                                                         |
| <b>E</b> :- 40 | $\underline{v}_{\text{th}(\underline{u}vp)} > (v_{\text{BAT}}, v_{\text{th}(sw)bat}) \dots \dots$ |
| Fig 12.        | PFO signal behavior when battery switch-over is                                                                                                                                                         |
|                | enabled in direct switching mode                                                                                                                                                                        |
|                | $and V_{th(uvp)} < V_{BAT} \dots 25$                                                                                                                                                                    |
| Fig 13.        | PFO signal behavior when battery switch-over is                                                                                                                                                         |
|                | disabled                                                                                                                                                                                                |
| Fig 14.        | Typical driving capability of V <sub>BBS</sub> : (V <sub>BBS</sub> - V <sub>DD</sub> ) with                                                                                                             |
|                | respect to the output load current I <sub>BBS</sub> 27                                                                                                                                                  |
| Fig 15.        | Power failure event due to battery discharge: reset                                                                                                                                                     |
|                | occurs                                                                                                                                                                                                  |
| Fig 16.        | Dependency between POR and oscillator 29                                                                                                                                                                |
| Fig 17.        | Power-On Reset (POR) system                                                                                                                                                                             |
| Fig 18.        | Power-On Reset Override (PORO) sequence, valid                                                                                                                                                          |
|                | for both I <sup>2</sup> C-bus and SPI-bus                                                                                                                                                               |
| Fig 19.        | Data flow of the time function                                                                                                                                                                          |
| Fig 20.        | Access time for read/write operations                                                                                                                                                                   |
| Fig 21.        | Alarm function block diagram                                                                                                                                                                            |
| Fig 22.        | Alarm flag timing diagram                                                                                                                                                                               |
| Fig 23.        | WD CD[1:0] = 10: watchdog activates an interrupt                                                                                                                                                        |
| 5              | when timed out                                                                                                                                                                                          |
| Fig 24         | WD $CD[1:0] = 11$ watchdog activates a reset pulse                                                                                                                                                      |
| . ıg <u>-</u>  | when timed out 44                                                                                                                                                                                       |
| Fig 25         | General countdown timer behavior 45                                                                                                                                                                     |
| Fig 26         | Timestamp detection with two push-buttons on the                                                                                                                                                        |
| i ig 20.       | TS nin (for example, for tamper detection) 48                                                                                                                                                           |
| Fig 27         | Interrupt block diagram 54                                                                                                                                                                              |
| Fig 27.        | INT example for SL and ML when TL TP is logic 156                                                                                                                                                       |
| Fig 20.        | INT example for SI and MI when TL TP is logic 150                                                                                                                                                       |
| FIG 29.        | INT example for SI and MI when TI_TP is logic 056                                                                                                                                                       |
| Fig 30.        | MSF flag                                                                                                                                                                                                |
| Fig 31.        | Example of shortening the INT pulse by clearing the                                                                                                                                                     |
| 5              | CDTF flag                                                                                                                                                                                               |
| Fig 32.        | AF timing diagram                                                                                                                                                                                       |
| Fig 33         | STOP bit functional diagram                                                                                                                                                                             |
| Fig 34         | STOP bit release timing                                                                                                                                                                                 |
| Fig 35         | Interface selection                                                                                                                                                                                     |
| Fig 36         | SDL SDO configurations 62                                                                                                                                                                               |
| Fig 37         | Data transfer overview                                                                                                                                                                                  |
|                |                                                                                                                                                                                                         |
| PCF2127        | All information provided in this docu                                                                                                                                                                   |

| Fig 38. | SPI-bus write examples64                                          |
|---------|-------------------------------------------------------------------|
| Fig 39. | SPI-bus read examples                                             |
| Fig 40. | Bit transfer                                                      |
| Fig 41. | Definition of START and STOP conditions 66                        |
| Fig 42. | System configuration                                              |
| Fig 43. | Acknowledgement on the I <sup>2</sup> C-bus67                     |
| Fig 44. | Bus protocol, writing to registers                                |
| Fig 45. | Bus protocol, reading from registers 68                           |
| Fig 46. | Bus protocol, writing to RAM                                      |
| Fig 47. | Bus protocol, reading from RAM70                                  |
| Fig 48. | Device diode protection diagram of PCF212771                      |
| Fig 49. | I <sub>OL</sub> on pin SDA/CE                                     |
| Fig 50. | I <sub>DD</sub> as a function of temperature75                    |
| Fig 51. | $I_{DD}$ as a function of $V_{DD}$ 76                             |
| Fig 52. | Typical I <sub>DD</sub> as a function of the power management     |
|         | settings                                                          |
| Fig 53. | Typical characteristic of frequency with respect to               |
|         | temperature of PCF2127AT79                                        |
| Fig 54. | Typical characteristic of frequency with respect to               |
|         | temperature of PCF2127T79                                         |
| Fig 55. | SPI-bus timing                                                    |
| Fig 56. | I <sup>2</sup> C-bus timing diagram; rise and fall times refer to |
|         | 30 % and 70 %                                                     |
| Fig 57. | General application diagram                                       |
| Fig 58. | Package outline SOT163-1 (SO20)                                   |
|         | of PCF2127AT85                                                    |
| Fig 59. | Package outline SOT162-1 (SO16)                                   |
|         | of PCF2127T                                                       |
| Fig 60. | Footprint information for reflow soldering of                     |
| -       | SOT163-1 (SO20) of PCF2127AT                                      |
| Fig 61. | Footprint information for reflow soldering of                     |
| -       | SOT162-1 (SO16) of PCF2127T88                                     |

## **PCF2127**

Accurate RTC with integrated quartz crystal for industrial applications

## 28. Contents

| 1       | General description                          | . 1  |
|---------|----------------------------------------------|------|
| 2       | Features and benefits                        | . 1  |
| 3       | Applications                                 | . 2  |
| 4       | Ordering information                         | . 2  |
| 4.1     | Ordering options                             | . 2  |
| 5       | Marking                                      | 2    |
| 6       | Block diagram                                | 3    |
| 7       | Dipolog information                          |      |
| 7 1     | Pinning Information                          | . 4  |
| 7.1     | Pinning                                      | 4    |
| 1.Z     |                                              | . 5  |
| 8       | Functional description                       | . 6  |
| 8.1     |                                              | . 6  |
| 8.2     | Control registers                            | . 10 |
| 8.2.1   | Register Control_1                           | . 10 |
| 8.2.2   | Register Control_2                           | . 11 |
| 8.2.3   | Register Control_3                           | . 12 |
| 8.3     | Register CLKOUT_ctl                          | . 12 |
| 8.3.1   | Temperature compensated crystal oscillator . | 13   |
| 8.3.1.1 | Temperature measurement                      | 13   |
| 8.3.2   | OTP refresh                                  | 13   |
| 8.3.3   | Clock output                                 | 13   |
| 8.4     | Register Aging_offset                        | . 14 |
| 8.4.1   | Crystal aging correction                     | . 14 |
| 8.5     | General purpose 512 bytes static RAM         | 15   |
| 8.5.1   | Register RAM_addr_MSB                        | 16   |
| 8.5.2   | Register RAM_addr_LSB                        | . 16 |
| 8.5.3   | Register RAM_wrt_cmd                         | . 16 |
| 8.5.4   | Register RAM_rd_cmd                          | . 16 |
| 8.5.5   | Operation examples                           | . 17 |
| 8.5.5.1 | Writing to the RAM                           | . 17 |
| 8.5.5.2 | Reading from the RAM                         | . 17 |
| 8.6     | Power management functions                   | 17   |
| 8.6.1   | Battery switch-over function                 | 19   |
| 8.6.1.1 | Standard mode                                | 20   |
| 8.6.1.2 | Direct switching mode                        | 21   |
| 8.6.1.3 | Battery switch-over disabled: only one power |      |
|         | supply (V <sub>DD</sub> )                    | 21   |
| 8.6.1.4 | Battery switch-over architecture             | 22   |
| 8.6.2   | Battery low detection function               | 22   |
| 8.6.3   | Extra power fail detection function          | 23   |
| 8.6.3.1 | Extra power fail detection when the battery  | -    |
|         | switch-over function is enabled              | 24   |
| 8.6.3.2 | Extra power fail detection when the battery  | _ ·  |
|         | switch-over function is disabled             | 26   |
| 8.6.4   | Battery backup supply                        | 26   |
| 8.7     | Oscillator stop detection function           | 27   |
| 5       |                                              |      |

| 8.8      | Reset function                             | 28 |
|----------|--------------------------------------------|----|
| 8.8.1    | Power-On Reset (POR)                       | 28 |
| 8.8.2    | Power-On Reset Override (PORO)             | 29 |
| 8.9      | Time and date function                     | 30 |
| 8.9.1    | Register Seconds                           | 30 |
| 8.9.2    | Register Minutes                           | 31 |
| 8.9.3    | Register Hours                             | 32 |
| 8.9.4    | Register Days                              | 32 |
| 8.9.5    | Register Weekdays                          | 33 |
| 8.9.6    | Register Months                            | 34 |
| 8.9.7    | Register Years                             | 35 |
| 8.9.8    | Setting and reading the time               | 35 |
| 8.10     | Alarm function                             | 37 |
| 8.10.1   | Register Second_alarm                      | 38 |
| 8.10.2   | Register Minute_alarm                      | 38 |
| 8.10.3   | Register Hour_alarm                        | 39 |
| 8.10.4   | Register Day_alarm                         | 39 |
| 8.10.5   | Register Weekday_alarm                     | 40 |
| 8.10.6   | Alarm flag                                 | 40 |
| 8.11     | Timer functions                            | 40 |
| 8.11.1   | Register Watchdg_tim_ctl                   | 41 |
| 8.11.2   | Register Watchdg_tim_val                   | 42 |
| 8.11.3   | Watchdog timer function                    | 42 |
| 8.11.4   | Countdown timer function                   | 44 |
| 8.11.5   | Pre-defined timers: second and minute      |    |
|          | interrupt                                  | 46 |
| 8.11.6   | Clearing flags                             | 46 |
| 8.12     | Timestamp function                         | 48 |
| 8.12.1   | Timestamp flag                             | 48 |
| 8.12.2   | Timestamp mode                             | 49 |
| 8.12.3   | Timestamp registers                        | 50 |
| 8.12.3.1 | Register Timestp_ctl                       | 50 |
| 8.12.3.2 | Register Sec_timestp                       | 50 |
| 8.12.3.3 | Register Min_timestp                       | 51 |
| 8.12.3.4 | Register Hour_timestp                      | 51 |
| 8.12.3.5 | Register Day_timestp                       | 52 |
| 8.12.3.6 | Register Mon_timestp                       | 52 |
| 8.12.3.7 | Register Year_timestp                      | 52 |
| 8.12.4   | Dependency between Battery switch-over and | ł  |
|          | timestamp                                  | 53 |
| 8.13     | Interrupt output, INT                      | 54 |
| 8.13.1   | Minute and second interrupts               | 55 |
| 8.13.2   | Countdown timer interrupts                 | 56 |
| 8.13.3   | INT pulse shortening                       | 56 |
| 8.13.4   | Watchdog timer interrupts                  | 58 |
| 8.13.5   | Alarm interrupts                           | 58 |
| 8.13.6   | Timestamp interrupts                       | 58 |
| 8.13.7   | Battery switch-over interrupts             | 58 |

## continued >>

## **PCF2127**

Accurate RTC with integrated quartz crystal for industrial applications

| 8.13.8 | Battery low detection interrupts              | 58 |
|--------|-----------------------------------------------|----|
| 8.14   | External clock test mode                      | 59 |
| 8.15   | STOP bit function                             | 59 |
| 9      | Interfaces                                    | 62 |
| 9.1    | SPI-bus interface                             | 62 |
| 9.1.1  | Data transmission                             | 63 |
| 9.2    | I <sup>2</sup> C-bus interface                | 66 |
| 9.2.1  | Bit transfer                                  | 66 |
| 9.2.2  | START and STOP conditions                     | 66 |
| 9.2.3  |                                               | 66 |
| 9.2.4  |                                               | 67 |
| 9.2.0  | Bus communication and battery backup          | 07 |
| 9.5    | operation                                     | 70 |
| 10     | Internal circuitry                            | 71 |
| 11     | Safety notes                                  | 71 |
| 12     | Limiting values                               | 72 |
| 13     | Static characteristics                        | 73 |
| 13.1   | Current consumption characteristics, typical. | 75 |
| 13.2   | Frequency characteristics                     | 78 |
| 14     | Dynamic characteristics                       | 80 |
| 14.1   | SPI-bus timing characteristics                | 80 |
| 14.2   | I <sup>2</sup> C-bus timing characteristics   | 82 |
| 15     | Application information                       | 84 |
| 16     | Test information                              | 84 |
| 16.1   | Quality information                           | 84 |
| 17     | Package outline                               | 85 |
| 18     | Packing information                           | 87 |
| 18.1   | Tape and reel information                     | 87 |
| 19     | Soldering                                     | 87 |
| 19.1   | Footprint information                         | 87 |
| 20     | Appendix                                      | 89 |
| 20.1   | Real-Time Clock selection                     | 89 |
| 21     | Abbreviations                                 | 91 |
| 22     | References                                    | 92 |
| 23     | Revision history                              | 93 |
| 24     | Legal information                             | 94 |
| 24.1   | Data sheet status                             | 94 |
| 24.2   | Definitions                                   | 94 |
| 24.3   | Disclaimers                                   | 94 |
| 24.4   | Irademarks                                    | 95 |
| 25     | Contact information                           | 95 |
| 26     | Tables                                        | 96 |
| 27     | Figures                                       | 98 |
| 28     | Contents                                      | 99 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP Semiconductors N.V. 2014.

ctors N.V. 2014. All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 19 December 2014 Document identifier: PCF2127