## 阅读申明

1．本站收集的数据手册和产品资料都来自互联网，版权归原作者所有。如读者和版权方有任何异议请及时告之，我们将妥善解决。
2．本站提供的中文数据手册是英文数据手册的中文翻译，其目的是协助用户阅读，该译文无法自动跟随原稿更新，同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。
3．本站提供的产品资料，来自厂商的技术支持或者使用者的心得体会等，其内容可能存在描叙上的差异，建议读者做出适当判断。
4．如需与我们联系，请发邮件到marketing＠iczoom．com，主题请标有＂数据手册＂字样。

## Read Statement

1．The datasheets and other product information on the site are all from network ref－ erence or other public materials，and the copyright belongs to the original author and original published source．If readers and copyright owners have any objections， please contact us and we will deal with it in a timely manner．

2．The Chinese datasheets provided on the website is a Chinese translation of the En－ glish datasheets．Its purpose is for reader＇s learning exchange only and do not in－ volve commercial purposes．The translation cannot be automatically updated with the original manuscript，and there may also be improper translations．Readers are advised to use the English manuscript as a reference for more accurate information．

3．All product information provided on the website refer to solutions from manufac－ turers＇technical support or users the contents may have differences in description， and readers are advised to take the original article as the standard．

4．If you have any questions，please contact us at marketing＠iczoom．com and mark the subject with＂Datasheets＂．


# Multirange, +5V, 8-Channel, Serial 12-Bit ADCs 

## General Description

The MAX1270/MAX1271 are multirange, 12-bit dataacquisition systems (DAS) that require only a single +5 V supply for operation, yet accept signals at their analog inputs that can span above the power-supply rail and below ground. These systems provide eight analog input channels that are independently software programmable for a variety of ranges: $\pm 10 \mathrm{~V}, \pm 5 \mathrm{~V}, 0$ to $+10 \mathrm{~V}, 0$ to +5 V for the MAX1270; $\pm \mathrm{V}_{\text {REF }} \pm \mathrm{V}_{\mathrm{REF}} / 2,0$ to $\mathrm{V}_{\text {REF }} 0$ to $\mathrm{V}_{\text {REF }} / 2$ for the MAX1271. This range switching increases the effective dynamic range to 14 bits and provides the flexibility to interface $4-20 \mathrm{~mA}, \pm 12 \mathrm{~V}$, and $\pm 15 \mathrm{~V}$ powered sensors directly to a single +5 V system. In addition, these converters are fault protected to $\pm 16.5 \mathrm{~V}$; a fault condition on any channel will not affect the conversion result of the selected channel. Other features include a 5 MHz bandwidth track/hold, softwareselectable internal/external clock, 110ksps throughput rate, and internal 4.096 V or external reference operation.
The MAX1270/MAX1271 serial interface directly connects to SPI ${ }^{\text {TM }} /$ QSPI $I^{T M}$ and MICROWIRE ${ }^{\text {TM }}$ devices without external logic.
A hardware shutdown input ( $\overline{\mathrm{SHDN}}$ ) and two softwareprogrammable power-down modes, standby (STBYPD) or full power-down (FULLPD), are provided for low-current shutdown between conversions. In standby mode, the reference buffer remains active, eliminating startup delays.
The MAX1270/MAX1271 are available in 24-pin narrow PDIP or space-saving 28-pin SSOP packages.

## Applications

> Industrial Control Systems Data-Acquisition Systems Battery-Powered Instruments

Automatic Testing Robotics Medical Instruments

Ordering Information

| PART | TEMP RANGE | PIN-PACKAGE | INL <br> (LSB) |
| :--- | :--- | :--- | :---: |
| MAX1270ACNG | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 24 Narrow PDIP | $\pm 0.5$ |
| MAX1270BCNG | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 24 Narrow PDIP | $\pm 1$ |
| MAX1270ACAI | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28 SSOP | $\pm 0.5$ |
| MAX1270BCAI | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28 SSOP | $\pm 1$ |

Ordering Information continued at end of data sheet.

Features

- 12-Bit Resolution, 0.5 LSB Linearity
- +5V Single-Supply Operation
- SPI/QSPI and MICROWIRE-Compatible 3-Wire Interface
- Four Software-Selectable Input Ranges MAX1270: 0 to $+10 \mathrm{~V}, 0$ to $+5 \mathrm{~V}, \pm 10 \mathrm{~V}, \pm 5 \mathrm{~V}$ MAX1271: 0 to $V_{\text {REF }} 0$ to $V_{\text {REF }} / 2, \pm V_{\text {REF }}$ $\pm \mathrm{V}_{\text {REF }} / 2$
- Eight Analog Input Channels
- 110ksps Sampling Rate
- $\pm 16.5 \mathrm{~V}$ Overvoltage-Tolerant Input Multiplexer
- Internal 4.096V or External Reference
- Two Power-Down Modes
- Internal or External Clock
- 24-Pin Narrow PDIP or 28-Pin SSOP Packages

Typical Operating Circuit


Pin Configurations appear at end of data sheet.
SPI and QSPI are trademarks of Motorola, Inc.
MICROWIRE is a trademark of National Semiconductor Corp.

## Multirange, +5V, 8-Channel, Serial 12-Bit ADCs

## ABSOLUTE MAXIMUM RATINGS



Operating Temperature Ranges
MAX127_C $\qquad$ $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
MAX127_E $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range ............................. $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (soldering, 10s) $+300^{\circ} \mathrm{C}$

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

( $\mathrm{V}_{\mathrm{DD}}=+5.0 \mathrm{~V} \pm 5 \%$; unipolar/bipolar range; external reference mode, $\mathrm{V}_{\mathrm{REF}}=+4.096 \mathrm{~V} ; 4.7 \mu \mathrm{~F}$ at REF; external clock; fCLK $=2.0 \mathrm{MHz}$, $50 \%$ duty cycle (MAX127_B); fCLK $=1.8 \mathrm{MHz}, 50 \%$ duty cycle (MAX127_A); 18 clock/conversion cycle, $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ACCURACY (Note 1) |  |  |  |  |  |  |
| Resolution |  |  |  | 12 |  | Bits |
| Integral Nonlinearity | INL | MAX127_A |  |  | $\pm 0.5$ | LSB |
|  |  | MAX127_B |  |  | $\pm 1.0$ |  |
| Differential Nonlinearity | DNL | No missing codes over temperature |  |  | $\pm 1$ | LSB |
| Offset Error |  | Unipolar | MAX127_A |  | $\pm 3$ | LSB |
|  |  |  | MAX127_B |  | $\pm 5$ |  |
|  |  | Bipolar | MAX127_A |  | $\pm 5$ |  |
|  |  |  | MAX127_B |  | $\pm 10$ |  |
| Channel-to-Channel Offset Error Matching |  | Unipolar |  |  | $\pm 0.1$ | LSB |
|  |  | Bipolar |  |  | $\pm 0.3$ |  |
| Gain Error (Note 2) |  | Unipolar | MAX127_A |  | $\pm 7$ | LSB |
|  |  |  | MAX127_B |  | $\pm 10$ |  |
|  |  | Bipolar | MAX127_A |  | $\pm 7$ |  |
|  |  |  | MAX127_B |  | $\pm 10$ |  |
| Gain Error Temperature Coefficient (Note 2) |  | Unipolar, external reference |  |  | $\pm 3$ | ppm $/{ }^{\circ} \mathrm{C}$ |
|  |  | Bipolar, external reference |  |  | $\pm 5$ |  |

DYNAMIC SPECIFICATIONS (10kHz sine-wave input, $\pm 10 V_{\text {P-P }}$ (MAX1270), or $\pm 4.096 V_{\text {P-P }}$ (MAX1271), fSAMPLE $=110 \mathrm{ksps}$ (MAX127_B), fSAMPLE $=100 \mathrm{ksps}$ (MAX127_A))

| Signal-to-Noise + Distortion Ratio | SINAD |  | 70 |  | dB |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Total Harmonic Distortion | THD | Up to the 5th harmonic | -87 | -78 | dB |
| Spurious-Free Dynamic Range | SFDR |  | 80 |  | dB |
| Channel-to-Channel Crosstalk |  | 50 kHz (Note 3) | -86 |  | dB |
|  |  | DC, $\mathrm{V}_{\text {IN }}= \pm 16.5 \mathrm{~V}$ | -96 |  |  |
| Aperture Delay |  | External clock mode | 15 |  | ns |
| Aperture Jitter |  | External clock mode | <50 |  | ps |
|  |  | Internal clock mode | 10 |  | ns |

## Multirange, +5V, 8-Channel, Serial 12-Bit ADCs

## ELECTRICAL CHARACTERISTICS (continued)

$\left(\mathrm{VDD}=+5.0 \mathrm{~V} \pm 5 \%\right.$; unipolar/bipolar range; external reference mode, $\mathrm{V}_{\mathrm{REF}}=+4.096 \mathrm{~V} ; 4.7 \mu \mathrm{~F}$ at REF; external clock; fCLK $=2.0 \mathrm{MHz}$, $50 \%$ duty cycle (MAX127_B); fCLK $=1.8 \mathrm{MHz}, 50 \%$ duty cycle (MAX127_A); 18 clock/conversion cycle, $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG INPUT |  |  |  |  |  |  |  |  |
| Track/Hold Acquisition Time | tacQ | MAX127_A, fCLK $=1.8 \mathrm{MHz}$ |  |  |  |  | 3.3 | $\mu \mathrm{s}$ |
|  |  | MAX127_B, fCLK $=2.0 \mathrm{MHz}$ |  |  |  |  | 3.0 |  |
| Small-Signal Bandwidth |  | -3dB rolloff |  | $\begin{aligned} & \pm 10 \mathrm{~V} \text { or } \pm \mathrm{V}_{\text {REF }} \\ & \text { range } \end{aligned}$ |  | 5 |  | MHz |
|  |  |  |  | $\begin{aligned} & \pm 5 \mathrm{~V} \text { or } \pm \mathrm{V}_{\mathrm{REF}} / 2 \\ & \text { range } \end{aligned}$ | 2.5 |  |  |  |
|  |  |  |  | 0 to 10 V or 0 to VREF range | 2.5 |  |  |  |
|  |  |  |  | 0 to 5 V or 0 to $\mathrm{V}_{\mathrm{REF}} / 2$ range | 1.25 |  |  |  |
| Input Voltage Range (Table 3) | VIN | Unipolar (BIP = 0), Table 3 | MAX1270 | RNG $=1$ | 0 |  | 10 | V |
|  |  |  |  | RNG $=0$ | 0 |  | 5 |  |
|  |  |  | MAX1271 | RNG $=1$ | 0 |  | $\mathrm{V}_{\text {REF }}$ |  |
|  |  |  |  | RNG $=0$ | 0 |  | $\mathrm{V}_{\text {REF/2 }}$ |  |
|  |  | Bipolar (BIP = <br> 1), Table 3 | MAX1270 | RNG $=1$ | -10 |  | +10 |  |
|  |  |  |  | RNG $=0$ | -5 |  | +5 |  |
|  |  |  | MAX1271 | RNG $=1$ | - $\mathrm{V}_{\text {REF }}$ |  | $+\mathrm{V}_{\text {REF }}$ |  |
|  |  |  |  | $\mathrm{RNG}=0$ | - REEF/2 |  | $\begin{gathered} +V_{\text {REF } /} \\ 2 \end{gathered}$ |  |
| Input Current | In | Unipolar | MAX1270 | 0 to 10V range | -10 |  | +720 | $\mu \mathrm{A}$ |
|  |  |  |  | 0 to 5V range | -10 |  | +360 |  |
|  |  |  | MAX1271 |  | -10 | 0.1 | +10 |  |
|  |  | Bipolar | MAX1270 | $\begin{aligned} & \pm 10 \mathrm{~V} \\ & \text { range } \end{aligned}$ | -1200 |  | +720 |  |
|  |  |  |  | $\pm 5 \mathrm{~V}$ range | -600 |  | +360 |  |
|  |  |  | MAX1271 | $\pm \mathrm{V}_{\text {REF }}$ range | -1200 |  | +10 |  |
|  |  |  |  | $\pm \mathrm{V}_{\mathrm{REF}} / 2$ range | -600 |  | +10 |  |
| Dynamic Resistance | $\Delta \mathrm{V}_{\mathrm{IN}} / \Delta \mathrm{l}_{\mathrm{IN}}$ | Unipolar |  |  |  | 21 |  | $\mathrm{k} \Omega$ |
|  |  | Bipolar |  |  | 16 |  |  |  |
| Input Capacitance |  | (Note 4) |  |  |  |  | 40 | pF |

## Multirange, +5V, 8-Channel, Serial 12-Bit ADCs

## ELECTRICAL CHARACTERISTICS (continued)

( $\mathrm{V}_{\mathrm{DD}}=+5.0 \mathrm{~V} \pm 5 \%$; unipolar/bipolar range; external reference mode, $\mathrm{V}_{\mathrm{REF}}=+4.096 \mathrm{~V} ; 4.7 \mu \mathrm{~F}$ at REF; external clock; fcLK $=2.0 \mathrm{MHz}$, $50 \%$ duty cycle (MAX127_B); fcLK $=1.8 \mathrm{MHz}, 50 \%$ duty cycle (MAX127_A); 18 clock/conversion cycle, $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)


## Multirange, +5V, 8-Channel, Serial 12-Bit ADCs

## ELECTRICAL CHARACTERISTICS (continued)

( $\mathrm{V}_{\mathrm{DD}}=+5.0 \mathrm{~V} \pm 5 \%$; unipolar/bipolar range; external reference mode, $\mathrm{V}_{\mathrm{REF}}=+4.096 \mathrm{~V} ; 4.7 \mu \mathrm{~F}$ at REF; external clock; fCLK $=2.0 \mathrm{MHz}$, $50 \%$ duty cycle (MAX127_B); fCLK $=1.8 \mathrm{MHz}, 50 \%$ duty cycle (MAX127_A); 18 clock/conversion cycle, $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Conversion Time | tconv | External clock mode | MAX127_A | 6.6 |  | $\mu \mathrm{s}$ |
|  |  | (Note 8) | MAX127_B | 6.0 |  |  |
|  |  | Internal clock mode, Figure 9 |  | 6 | 7.711 |  |
| Throughput Rate |  | External clock mode | MAX127_A |  | 100 | ksps |
|  |  |  | MAX127_B |  | 110 |  |
|  |  | Internal clock mode |  |  | 43 |  |
| Bandgap Reference Startup Time |  | Power-up (Note 9) |  |  | 200 | $\mu \mathrm{s}$ |
| Reference Buffer Settling Time |  | To 0.1 mV , REF bypass capacitor fully discharged | $C_{\text {REF }}=4.7 \mu \mathrm{~F}$ |  | 8 | ms |
|  |  |  | $C_{\text {REF }}=33 \mu \mathrm{~F}$ |  | 60 |  |
| DIGITAL INPUTS (DIN, SCLK, $\overline{\mathbf{C S}}$, and $\overline{\text { SHDN }}$ ) |  |  |  |  |  |  |
| Input High Threshold Voltage | $\mathrm{V}_{\mathrm{IH}}$ |  |  |  | 2.4 | V |
| Input Low Threshold Voltage | $\mathrm{V}_{\text {IL }}$ |  |  | 0.8 |  | V |
| Input Hysteresis | VHYS |  |  |  | 0.2 | V |
| Input Leakage Current | IIN | $\mathrm{V}_{\text {IN }}=0$ to $\mathrm{V}_{\mathrm{DD}}$ |  | -10 | +10 | $\mu \mathrm{A}$ |
| Input Capacitance | CIN | (Note 4) |  |  | 15 | pF |
| DIGITAL OUTPUTS (DOUT, SSTRB) |  |  |  |  |  |  |
| Output Voltage Low | VOL | ISINK $=5 \mathrm{~mA}$ |  |  | 0.4 | V |
|  |  | I SINK $=16 \mathrm{~mA}$ |  | 0.4 |  |  |
| Output Voltage High | VOH | ISOURCE $=0.5 \mathrm{~mA}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}- \\ 0.5 \end{gathered}$ |  | V |
| Tri-State Leakage Current | IL | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}$ |  | -10 | +10 | $\mu \mathrm{A}$ |
| Tri-State Output Capacitance | Cout | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}($ Note 4) |  |  | 15 | pF |

## Multirange, +5V, 8-Channel, Serial 12-Bit ADCs

## TIMING CHARACTERISTICS

( $\mathrm{V}_{\mathrm{DD}}=+4.75 \mathrm{~V}$ to +5.25 V ; unipolar/bipolar range; external reference mode, $\mathrm{V}_{\mathrm{REF}}=+4.096 \mathrm{~V} ; 4.7 \mu \mathrm{~F}$ at REF; external clock; f ( $\mathrm{LK}=$ 2.0 MHz (MAX127_B); fCLK $=1.8 \mathrm{MHz}$ (MAX127_A); $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Figures 2, 5, 7, 10)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIN to SCLK Setup | tDS |  | 100 |  | ns |
| DIN to SCLK Hold | tD |  |  | 0 | ns |
| SCLK Fall to Output Data Valid | too |  | 20 | 170 | ns |
| $\overline{\mathrm{CS}}$ Fall to Output Enable | tDV | CLOAD $=100 \mathrm{pF}$ |  | 120 | ns |
| $\overline{\mathrm{CS}}$ Rise to Output Disable | tTR | CLOAD $=100 \mathrm{pF}$ |  | 100 | ns |
| $\overline{\mathrm{CS}}$ to SCLK Rise Setup | tcss |  | 100 |  | ns |
| $\overline{\mathrm{CS}}$ to SCLK Rise Hold | tCSH |  | 0 |  | ns |
| SCLK Pulse-Width High | tch |  | 200 |  | ns |
| SCLK Pulse-Width Low | tcL |  | 200 |  | ns |
| SCLK Fall to SSTRB | tsstrb | CLOAD $=100 \mathrm{pF}$ |  | 200 | ns |
| $\overline{\mathrm{CS}}$ to SSTRB Output Enable | tSDV | CLOAD $=100 \mathrm{pF}$, external clock mode only |  | 200 | ns |
| $\overline{\mathrm{CS}}$ to SSTRB Output Disable | tSTR | CLOAD $=100 \mathrm{pF}$, external clock mode only |  | 200 | ns |
| SSTRB Rise to SCLK Rise | tsck | Internal clock mode only (Note 4) | 0 |  | ns |

Note 1: Accuracy specifications tested at $\mathrm{V}_{\mathrm{DD}}=+5.0 \mathrm{~V}$. Performance at power-supply tolerance limit is guaranteed by power-supply rejection test.
Note 2: External reference: $\mathrm{V}_{\text {REF }}=4.096 \mathrm{~V}$, offset error nulled. Ideal last-code transition = FS - 3/2 LSB.
Note 3: Ground "on" channel; sine wave applied to all "off" channels. $\mathrm{V}_{\mathrm{IN}}= \pm 5 \mathrm{~V}$ (MAX1270), $\mathrm{V}_{\mathrm{IN}}= \pm 4 \mathrm{~V}$ (MAX1271).
Note 4: Guaranteed by design, not production tested.
Note 5: Use static external loads during conversion for specified accuracy.
Note 6: Tested using internal reference.
Note 7: PSRR measured at full scale. Tested for the $\pm 10 \mathrm{~V}$ (MAX1270) and $\pm 4.096 \mathrm{~V}$ (MAX1271) input ranges.
Note 8: Acquisition phase and conversion time are dependent on the clock period; clock has 50\% duty cycle (Figure 6).
Note 9: Not production tested. Provided for design guidance only.

# Multirange, +5V, 8-Channel, Serial 12-Bit ADCs 

Typical Operating Characteristics
(Typical Operating Circuit, $\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}$; external reference mode, $\mathrm{V}_{\mathrm{REF}}=+4.096 \mathrm{~V}$; $4.7 \mu \mathrm{~F}$ at REF; external clock, f CLK $=2 \mathrm{MHz}$; $110 \mathrm{ksps} ; \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


FULL POWER-DOWN SUPPLY CURRENT vs. TEMPERATURE


CHANNEL-TO-CHANNEL GAIN-ERROR



NORMALIZED REFERENCE VOLTAGE vs. TEMPERATURE


INTEGRAL NONLINEARITY vs.
DIGITAL CODE


STANDBY SUPPLY CURRENT
vs. TEMPERATURE


CHANNEL-TO-CHANNEL OFFSET-ERROR MATCHING vs. TEMPERATURE


FTT PLOT


## Multirange, +5V, 8-Channel,

 Serial 12-Bit ADCs
## Typical Operating Characteristics (continued)

(Typical Operating Circuit, $\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}$; external reference mode, $\mathrm{V}_{\mathrm{REF}}=+4.096 \mathrm{~V} ; 4.7 \mu \mathrm{~F}$ at REF ; external clock, fcLK $=2 \mathrm{MHz}$; $110 \mathrm{ksps} ; \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)

AVERAGE SUPPLY CURRENT vs. CONVERSION RATE (USING STANDBY)


AVERAGE SUPPLY CURRENT vs. CONVERSION RATE (USING FULLPD)


Pin Description

| PIN |  | NAME | FUNCTION |
| :---: | :---: | :---: | :---: |
| PDIP | SSOP |  |  |
| 1 | 1 | VDD | +5 V Supply. Bypass with a $0.1 \mu \mathrm{~F}$ capacitor to AGND. |
| 2, 4 | 2, 3 | DGND | Digital Ground |
| $\begin{gathered} 3,9 \\ 22,24 \end{gathered}$ | $\begin{array}{\|c\|} \hline 4,7,8, \\ 11,22, \\ 24,25,28 \\ \hline \end{array}$ | N.C. | No Connection. No internal connection. |
| 5 | 5 | SCLK | Serial Clock Input. Clocks data in and out of serial interface. In external clock mode, SCLK also sets the conversion speed. |
| 6 | 6 | $\overline{\mathrm{CS}}$ | Active-Low Chip-Select Input. Data is not clocked into DIN unless $\overline{\mathrm{CS}}$ is low. When $\overline{\mathrm{CS}}$ is high, DOUT is high impedance. |
| 7 | 9 | DIN | Serial Data Input. Data is clocked in on the rising edge of SCLK. |
| 8 | 10 | SSTRB | Serial Strobe Output. In internal clock mode, SSTRB goes low after the falling edge of the eighth SCLK and returns high when the conversion is done. In external clock mode, SSTRB pulses high for one clock period before the MSB decision. High impedance when $\overline{\mathrm{CS}}$ is high in external clock mode. |
| 10 | 12 | DOUT | Serial Data Output. Data is clocked out on the falling edge of SCLK. High impedance when $\overline{\mathrm{CS}}$ is high. |
| 11 | 13 | $\overline{\text { SHDN }}$ | Shutdown Input. When low, device is in FULLPD mode. Connect high for normal operation. |
| 12 | 14 | AGND | Analog Ground |
| 13-20 | 15-21, 23 | $\mathrm{CH} 0-\mathrm{CH} 7$ | Analog Input Channels |
| 21 | 26 | REFADJ | Bandgap Voltage-Reference Output/External Adjust Pin. Bypass with a $0.01 \mu \mathrm{~F}$ capacitor to AGND. Connect to VDD when using an external reference at REF. |
| 23 | 27 | REF | Reference-Buffer Output/ADC Reference Input. In internal reference mode, the reference buffer provides a 4.096 V nominal output, externally adjustable to REFADJ. In external reference mode, disable the internal reference by pulling REFADJ to $\mathrm{V}_{\mathrm{DD}}$ and applying the external reference to REF. |

# Multirange, +5V, 8-Channel, Serial 12-Bit ADCs 



Figure 1. Reference-Adjust Circuit

## Detailed Description

Converter Operation
The MAX1270/MAX1271 multirange, fault-tolerant ADCs use successive approximation and internal track/hold (T/H) circuitry to convert an analog signal to a 12-bit digital output. Figure 3 shows the block diagram of the MAX1270/MAX1271.

## Analog-Input Track/Hold

The T/H enters tracking/acquisition mode on the falling edge of the sixth clock in the 8-bit input control word, and enters hold/conversion mode when the timed acquisition interval (six clock cycles, $3 \mu \mathrm{~s}$ minimum) ends. In internal clock mode, the acquisition is timed by two external clock cycles and four internal clock cycles.


Figure 2. Output Load Circuit for Timing Characteristics
When operating in bipolar (MAX1270 and MAX1271) or unipolar mode (MAX1270) the signal applied at the input channel is rescaled through the resistor-divider network formed by R1, R2, and R3 (Figure 4); a low impedance ( $<4 \Omega$ ) input source is recommended to minimize gain error. When the MAX1271 is configured for unipolar mode, the channel input resistance (Riv) becomes a fixed $5.12 \mathrm{k} \Omega$ (typ). Source impedances below $15 \mathrm{k} \Omega$ ( 0 to $\mathrm{V}_{\text {REF }}$ ) and $5 \mathrm{k} \Omega$ ( 0 to $\mathrm{V}_{\text {REF }} / 2$ ) do not significantly affect the AC performance of the ADC.
The acquisition time ( $\mathrm{t} A C Q$ ) is a function of the source output resistance, the channel input resistance, and the T/H capacitance. Higher source impedances can be used if an input capacitor is connected between the analog inputs and AGND. Note that the input capacitor forms an RC filter with the input source impedance, limiting the ADC's signal bandwidth.


Figure 3. Block Diagram

# Multirange, +5V, 8-Channel, Serial 12-Bit ADCs 

## Input Bandwidth

The ADC's input small-signal bandwidth depends on the selected input range and varies from 1.5 MHz to 5 MHz (see Electrical Characteristics). The MAX1270B/ MAX1271B maximum sampling rate is 110 ksps (100ksps for the MAX1270A/MAX1271A). By using undersampling techniques, it is possible to digitize high-speed transient events and measure periodic signals with bandwidths exceeding the ADC's sampling rate.
To avoid high-frequency signals being aliased into the frequency band of interest, anti-aliasing filtering is recommended.

Input Range and Protection
The MAX1270/MAX1271 have software-selectable input ranges. Each analog input channel can be independently programmed to one of four ranges by setting the appropriate control bits (RNG, BIP) in the control byte (Table 1). The MAX1270 has selectable input ranges extending to $\pm 10 \mathrm{~V}$ ( $\pm V_{\text {REF }} \times 2.441$ ), while the MAX1271 has selectable input ranges extending to $\pm \mathrm{V}_{\text {REF }}$. Figure 4 shows the equivalent input circuit.
A resistor network on each analog input provides $\pm 16.5 \mathrm{~V}$ fault protection for all channels. Whether or not the channel is on, this circuit limits the current going into or out of the pin to less than 2 mA . This provides an added layer of protection when momentary overvoltages occur at the selected input channel, when a negative signal is applied to the input, and when the device is configured for unipolar mode. The overvoltage protection is active even if the device is in power-down mode or if $\mathrm{V}_{\mathrm{DD}}=0$.

Digital Interface
The MAX1270/MAX1271 feature a serial interface that is fully compatible with SPI/QSPI and MICROWIRE devices. For SPI/QSPI, set CPOL $=0, \mathrm{CPHA}=0$ in the SPI control registers of the microcontroller. Figure 5 shows detailed serial-interface timing information. See Table 1 for details on programming the input control byte.


Figure 4. Equivalent Input Circuit


Figure 5. Detailed Serial-Interface Timing

# Multirange, +5V, 8-Channel, Serial 12-Bit ADCs 

## Table 1. Control-Byte Format

| $\begin{aligned} & \text { BIT } 7 \\ & \text { (MSB) } \end{aligned}$ | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | $\begin{aligned} & \text { BIT } 0 \\ & \text { (LSB) } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| START | SEL2 | SEL1 | SELO | RNG | BIP | PD1 | PD0 |
| BIT | NAME |  |  |  | PTION |  |  |
| 7 (MSB) | START | First logic 1 after $\overline{\mathrm{CS}}$ goes low defines the beginning of the control byte. |  |  |  |  |  |
| 6, 5, 4 | $\begin{gathered} \text { SEL2, SEL1, } \\ \text { SEL0 } \end{gathered}$ | These 3 bits select the desired "on" channel (Table 2). |  |  |  |  |  |
| 3 | RNG | Selects the full-scale input voltage range (Table 3). |  |  |  |  |  |
| 2 | BIP | Selects the unipolar or bipolar conversion mode (Table 3). |  |  |  |  |  |
| 1, 0 (LSB) | PD1, PD0 | Select clock and power-down modes (Table 4). |  |  |  |  |  |

Table 2. Channel Selection

| SEL2 | SEL1 | SEL0 | CHANNEL |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | CH 0 |
| 0 | 0 | 1 | CH 1 |
| 0 | 1 | 0 | CH 2 |
| 0 | 1 | 1 | CH 3 |
| 1 | 0 | 0 | CH 4 |
| 1 | 0 | 1 | CH 5 |
| 1 | 1 | 0 | CH 6 |
| 1 | 1 | 1 | CH 7 |

Table 4. Power-Down and Clock Selection

| PD1 | PD0 | MODE |
| :---: | :---: | :--- |
| 0 | 0 | Normal operation (always on), internal clock <br> mode. |
| 0 | 1 | Normal operation (always on), external clock <br> mode. |
| 1 | 0 | Standby power-down mode (STBYPD), clock <br> mode unaffected. |
| 1 | 1 | Full power-down mode (FULLPD), clock mode <br> unaffected. |

Table 3. Range and Polarity Selection for MAX1270/MAX1271
RANGE AND POLARITY SELECTION FOR THE MAX1270

| INPUT RANGE | RNG | BIP | Negative <br> FULL SCALE | ZERO <br> SCALE (V) | FULL SCALE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 to +5 V | 0 | 0 | - | 0 | V REF $\times 1.2207$ |
| 0 to +10 V | 1 | 0 | - | 0 | $V_{\text {REF }} \times 2.4414$ |
| $\pm 5 \mathrm{~V}$ | 0 | 1 | - V REF $\times 1.2207$ | 0 | $V_{\text {REF }} \times 1.2207$ |
| $\pm 10 \mathrm{~V}$ | 1 | 1 | - VREF $^{2} 2.4414$ | 0 | $V_{\text {REF }} \times 2.4414$ |

RANGE AND POLARITY SELECTION FOR THE MAX1271

| INPUT RANGE | RNG | BIP | Negative <br> FULL SCALE | ZERO <br> SCALE (V) | FULL SCALE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 to $\mathrm{V}_{\text {REF }} / 2$ | 0 | 0 | - | 0 | $\mathrm{~V}_{\text {REF }} / 2$ |
| 0 to $\mathrm{V}_{\text {REF }}$ | 1 | 0 | - | 0 | $\mathrm{~V}_{\text {REF }}$ |
| $\pm \mathrm{V}_{\text {REF }}$ | 0 | 1 | $-\mathrm{V}_{\text {REF }} / 2$ | 0 | $\mathrm{~V}_{\text {REF }} / 2$ |
| $\pm \mathrm{V}_{\text {REF }}$ | 1 | 1 | $-\mathrm{V}_{\text {REF }}$ | 0 | $\mathrm{~V}_{\text {REF }}$ |

# Multirange, +5V, 8-Channel, Serial 12-Bit ADCs 

## Input Data Format

Input data (control byte) is clocked in at DIN at the rising edge of SCLK. $\overline{C S}$ enables communication with the MAX1270/MAX1271. After $\overline{C S}$ falls, the first arriving logic 1 bit represents the start bit (MSB) of the input control byte. The start bit is defined as:

The first high bit clocked into DIN with $\overline{\mathrm{CS}}$ low anytime the converter is idle; e.g., after $V_{D D}$ is applied.

## OR

The first high bit clocked into DIN after bit 6 (D6) of a conversion in progress is clocked onto DOUT.

## Output Data Format

Output data is clocked out on the falling edge of SCLK at DOUT, MSB first (D11). In unipolar mode, the output is straight binary. For bipolar mode, the output is two's complement binary. For output binary codes, refer to the Transfer Function section.

## How to Start a Conversion

The MAX1270/MAX1271 use either an external serial clock or the internal clock to complete an acquisition and perform a conversion. In both clock modes, the external clock shifts data in and out. See Table 4 for details on programming clock modes.
The falling edge of $\overline{\mathrm{CS}}$ does not start a conversion on the MAX1270/MAX1271; a control byte is required for each conversion. Acquisition starts after the sixth bit is programmed in the input control byte. Conversion starts when the acquisition time, six clock cycles, expires.

Keep $\overline{\mathrm{CS}}$ low during successive conversions. If a startbit is received after $\overline{\mathrm{CS}}$ transitions from high to low, but before the output bit 6 (D6) becomes available, the current conversion will terminate and a new conversion will begin.

External Clock Mode (PD1 = 0, PDO = 1) In external clock mode, the clock shifts data in and out of the MAX1270/MAX1271 and controls the acquisition and conversion timings. When acquisition is done, SSTRB pulses high for one clock cycle and conversion begins. Successive-approximation bit decisions appear at DOUT on each of the next 12 SCLK falling edges (Figure 6). Additional SCLK falling edges will result in zeros appearing at DOUT. Figure 7 shows the SSTRB timing in external clock mode.
SSTRB and DOUT go into a high-impedance state when $\overline{\mathrm{CS}}$ goes high; after the next $\overline{\mathrm{CS}}$ falling edge, SSTRB and DOUT will output a logic low.
The conversion must be completed in some minimum time, or droop on the sample-and-hold capacitors may degrade conversion results. Use internal clock mode if the clock period exceeds $10 \mu \mathrm{~s}$, or if serial-clock interruptions could cause the conversion interval to exceed $120 \mu \mathrm{~s}$. The fastest the MAX1270/MAX1271 can run is 18 clocks per conversion in external clock mode, and with a clock rate of 2 MHz , the maximum sampling rate is 111 ksps (Figure 8). In order to achieve maximum throughput, keep $\overline{\mathrm{CS}}$ low, use external clock mode with a continuous SCLK, and start the following control byte after bit 6 (D6) of the conversion in progress is clocked onto DOUT.
If $\overline{\mathrm{CS}}$ is low and SCLK is continuous, guarantee a start bit by first clocking in 18 zeros.


Figure 6. External Clock Mode-25 Clocks/Conversion Timing

## Multirange, +5V, 8-Channel, Serial 12-Bit ADCs



Figure 7. External Clock Mode—SSTRB Detailed Timing


Figure 8. External Clock Mode-18 Clocks/Conversion Timing

Internal Clock Mode (PD1 = 0, PD0 = 0) In internal clock mode, the MAX1270/MAX1271 generate their conversion clock internally. This frees the microprocessor from the burden of running the acquisition and the SAR conversion clock, and allows the conversion results to be read back at the processor's convenience, at any clock rate from 0 to typically 10 MHz .
SSTRB goes low after the falling edge of the last bit (PDO) of the control byte has been shifted in, and returns high when the conversion is complete. Acquisition is completed and conversion begins on the falling edge of the 4th internal clock pulse after the control byte; conversion ends on the falling edge of the

16th internal clock pulse (12 internal clock cycle pulses are used for conversion). SSTRB will remain low for a maximum of $15 \mu \mathrm{~s}$, during which time SCLK should remain low for best noise performance. An internal register stores data while the conversion is in progress. The MSB of the result byte (D11) is present at DOUT starting at the falling edge of the last internal clock of conversion. Successive falling edges of SCLK will shift the remaining data out of this register (Figure 9). Additional SCLK edges will result in zeros on DOUT.
When internal clock mode is selected, SSTRB does not go into a high-impedance state when $\overline{\mathrm{CS}}$ goes high. Pulling $\overline{C S}$ high prevents data from being clocked in and tri-states DOUT, but does not adversely affect a

## Multirange, +5V, 8-Channel, Serial 12-Bit ADCs



Figure 9. Internal Clock Mode-20 SCLK/Conversion Timing


Figure 10. Internal Clock Mode—SSTRB Detailed Timing
conversion in progress. Figure 10 shows the SSTRB timing in internal clock mode.
Internal clock mode conversions can be completed with 13 external clocks per conversion but require a waiting period of $15 \mu \mathrm{~s}$ for the conversion to be completed (Figure 11).
Most microcontrollers require that conversions occur in multiples of 8 SCLK clock cycles. Sixteen clock cycles per conversion (as shown in Figure 12) is typically the most convenient way for a microcontroller to drive the MAX1270/MAX1271.

## Applications Information

## Power-On Reset

The MAX1270/MAX1271 power up in normal operation (all internal circuitry active) and internal clock mode, waiting for a start bit. The contents of the output data register are cleared at power-up.

## Internal or External Reference

The MAX1270/MAX1271 operate with either an internal or external reference. An external reference is connected to either REF or REFADJ (Figure 13). The REFADJ internal buffer gain is trimmed to 1.638 V to provide 4.096 V at REF from a 2.5 V reference.


Figure 11. Internal Clock Mode—13 Clocks/Conversion Timing


Figure 12. Internal Clock Mode-16 Clocks/Conversion Timing

Internal Reference
The internally trimmed 2.50 V reference is amplified through the REFADJ buffer to provide 4.096 V at REF. Bypass REF with a $4.7 \mu \mathrm{~F}$ capacitor to AGND and REFADJ with a $0.01 \mu \mathrm{~F}$ capacitor to AGND (Figure 13a). The internal reference voltage is adjustable to $\pm 1.5 \%$ ( $\pm 65 \mathrm{LSBs}$ ) with the reference-adjust circuit of Figure 1.

External Reference
To use the REF input directly, disable the internal buffer by tying REFADJ to VDD (Figure 13b). Using the REFADJ input eliminates the need to buffer the reference externally. When a reference is applied at REFADJ, bypass REFADJ with a $0.01 \mu \mathrm{~F}$ capacitor to AGND. Note that when an external reference is applied at REFADJ, the voltage at REF is given by:

## $V_{\text {REF }}=1.6384 \times$ Vrefadj $\left(2.4<V_{\text {REF }}<4.18\right)$

(Figure 13c). At REF and REFADJ, the input impedance is a minimum of $10 \mathrm{k} \Omega$ for DC currents. During conversions, an external reference at REF must be able to deliver $400 \mu \mathrm{~A} D C$ load currents and must have an output impedance of $10 \Omega$ or less. If the reference has higher output impedance or is noisy, bypass REF with a $4.7 \mu \mathrm{~F}$ capacitor to AGND as close to the chip as possible.
With an external reference voltage of less than 4.096 V at REF or less than 2.5 V at REFADJ, the increase in the ratio of RMS noise to the LSB value (full-scale / 4096) results in performance degradation (loss of effective bits).

## Multirange, +5V, 8-Channel, Serial 12-Bit ADCs



Figure 13a. Internal Reference


Figure 13b. External Reference—Reference at REF


Figure 13c. External Reference—Reference at REFADJ

## Power-Down Mode

To save power, configure the converter into low-current shutdown mode between conversions. Two programmable power-down modes are available in addition to a hardware shutdown. Select STBYPD or FULLPD by programming PD0 and PD1 in the input control byte (Table 4). When software power-down is asserted, it becomes effective only after the end of conversion. For example, if the control byte contains PD1 $=0$, then the chip remains powered up. If PD1 $=1$, then the chip powers down at the end of conversion. In all powerdown modes, the interface remains active and conversion results can be read. Input overvoltage protection is active in all power-down modes.
The first logical 1 on DIN after $\overline{\mathrm{CS}}$ falls is interpreted as a start condition, and powers up the MAX1270/ MAX1271 from a software selected STBYPD or FULLPD condition.
For hardware-controlled power-down (FULLPD), pull SHDN low. When hardware shutdown is asserted, it becomes effective immediately, and any conversion in progress is aborted.

## Choosing Power-Down Modes

The bandgap reference and reference buffer remain active in STBYPD mode, maintaining the voltage on the $4.7 \mu \mathrm{~F}$ capacitor at REF. This is a DC state that does not degrade after power-down of any duration.
In FULLPD mode, only the bandgap reference is active. Connect a $33 \mu \mathrm{~F}$ capacitor between REF and AGND to maintain the reference voltage between conversions and to reduce transients when the buffer is enabled and disabled. Throughput rates down to 1 ksps can be achieved without allotting extra acquisition time for reference recovery prior to conversion. This allows conversion to begin immediately after power-up. If the discharge of the REF capacitor during FULLPD exceeds the desired limits for accuracy (less than a fraction of an LSB), run a STBYPD power-down cycle prior to starting conversions. Take into account that the reference buffer recharges the bypass capacitor at an $80 \mathrm{mV} / \mathrm{ms}$ slew rate, and add $50 \mu \mathrm{~s}$ for settling time.

## Auto-Shutdown

Selecting STBYPD on every conversion automatically shuts down the MAX1270/MAX1271 after each conversion without requiring any start-up time on the next conversion.

## Multirange, +5V, 8-Channel, Serial 12-Bit ADCs



Figure 14a. Unipolar Transfer Function

Transfer Function
Output data coding for the MAX1270/MAX1271 is binary in unipolar mode with $1 \mathrm{LSB}=(\mathrm{FS} / 4096)$ and two's complement binary in bipolar mode with 1 LSB $=$ [(2 $x$ | FS | ) / 4096]. Code transitions occur halfway between successive-integer LSB values. Figures 14a and 14b show the input/output (I/O) transfer functions for unipolar and bipolar operations, respectively. For full-scale values, refer to Table 3.

## Layout, Grounding, and Bypassing

 Careful PC board layout is essential for best system performance. Use a ground plane for best performance. To reduce crosstalk and noise injection, keep analog and digital signals separate. Connect analog grounds and DGND in a star configuration to AGND. For noise-free operation, ensure the ground return from AGND to the supply ground is low impedance and as short as possible. Connect the logic grounds directly to the supply ground. Bypass VDD with $0.1 \mu \mathrm{~F}$ and $4.7 \mu \mathrm{~F}$ capacitors to AGND to minimize highand low-frequency fluctuations. If the supply is excessively noisy, connect a $5 \Omega$ resistor between the supply and VDD, as shown in Figure 15.

Figure 14b. Bipolar Transfer Function


Figure 15. Power-Supply Grounding Connections

## Multirange, +5V, 8-Channel, Serial 12-Bit ADCs

Pin Configurations


| PART | TEMP RANGE | PIN-PACKAGE | INL <br> (LSB) |
| :--- | :--- | :--- | :---: |
| MAX1270AENG | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 Narrow PDIP | $\pm 0.5$ |
| MAX1270BENG | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 Narrow PDIP | $\pm 1$ |
| MAX1270AEAI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 SSOP | $\pm 0.5$ |
| MAX1270BEAI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 SSOP | $\pm 1$ |
| MAX1271ACNG | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 24 Narrow PDIP | $\pm 0.5$ |
| MAX1271BCNG | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 24 Narrow PDIP | $\pm 1$ |
| MAX1271ACAI | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28 SSOP | $\pm 0.5$ |
| MAX1271BCAI | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28 SSOP | $\pm 1$ |
| MAX1271AENG | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 Narrow PDIP | $\pm 0.5$ |
| MAX1271BENG | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 Narrow PDIP | $\pm 1$ |
| MAX1271AEAI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 SSOP | $\pm 0.5$ |
| MAX1271BEAI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 SSOP | $\pm 1$ |

## Ordering Information (continued)

## Chip Information

TRANSISTOR COUNT: 4219
SUBSTRATE CONNECTED TO AGND

# Multirange, +5V, 8-Channel, Serial 12-Bit ADCs 

Package Information
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.)


## Multirange, +5V, 8-Channel, Serial 12-Bit ADCs

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.)


|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |
| A | 0.068 | 0.078 | 1.73 | 1.99 |
| A1 | 0.002 | 0.008 | 0.05 | 0.21 |
| B | 0.010 | 0.015 | 0.25 | 0.38 |
| C | 0.004 | 0.008 | 0.09 | 0.20 |
| D | SEE VARIATIONS |  |  |  |
| E | 0.205 | 0.212 | 5.20 |  |
| e | 0.0256 |  | BSC | 5.38 |
| H | 0.301 | 0.311 | 7.65 | 7.90 |
| L | 0.025 | 0.037 | 0.63 | 0.95 |
| $\alpha$ | $0 \infty$ | $8 \infty$ | $0 \infty$ | $8 \infty$ |



NOTES:

1. D\&E DO NOT INCLUDE MOLD FLASH.
2. MOLD FLASH OR PROTRUSIONS NOT TO EXCEED . 15 MM (.006").
3. CONTROLLING DIMENSION: MILLIMETERS.
4. MEETS JEDEC MO150.
5. LEADS TO BE COPLANAR WITHIN 0.10 MM .

| APPROVAL | DOCUMEN CONTROL No. |  |  |
| :---: | ---: | ---: | ---: |
|  | $21-0056$ | C | $1 / 1$ |

