## 阅读申明

1．本站收集的数据手册和产品资料都来自互联网，版权归原作者所有。如读者和版权方有任何异议请及时告之，我们将妥善解决。
2．本站提供的中文数据手册是英文数据手册的中文翻译，其目的是协助用户阅读，该译文无法自动跟随原稿更新，同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。
3．本站提供的产品资料，来自厂商的技术支持或者使用者的心得体会等，其内容可能存在描叙上的差异，建议读者做出适当判断。
4．如需与我们联系，请发邮件到marketing＠iczoom．com，主题请标有＂数据手册＂字样。

## Read Statement

1．The datasheets and other product information on the site are all from network ref－ erence or other public materials，and the copyright belongs to the original author and original published source．If readers and copyright owners have any objections， please contact us and we will deal with it in a timely manner．

2．The Chinese datasheets provided on the website is a Chinese translation of the En－ glish datasheets．Its purpose is for reader＇s learning exchange only and do not in－ volve commercial purposes．The translation cannot be automatically updated with the original manuscript，and there may also be improper translations．Readers are advised to use the English manuscript as a reference for more accurate information．

3．All product information provided on the website refer to solutions from manufac－ turers＇technical support or users the contents may have differences in description， and readers are advised to take the original article as the standard．

4．If you have any questions，please contact us at marketing＠iczoom．com and mark the subject with＂Datasheets＂．

## 12 Channel, 8-Bit TrimDACs with Power Shutdown

 AD8802/AD8804FEATURES
Low Cost
Replaces 12 Potentiometers
Individually Programmable Outputs
3-Wire SPI Compatible Serial Input
Power Shutdown $<55 \mu$ Watts Including $I_{D D} \& I_{\text {ReF }}$
Midscale Preset, AD8802
Separate $\mathrm{V}_{\text {REFL }}$ Range Setting, AD8804
+3 V to $\mathbf{+ 5} \mathrm{V}$ Single Supply Operation

## APPLICATIONS

Automatic Adjustment

## Trimmer Replacement

Video and Audio Equipment Gain and Offset Adjustment
Portable and Battery Operated Equipment

## GENERAL DESCRIPTION

The 12-channel AD8802/AD8804 provides independent digitallycontrollable voltage outputs in a compact 20-lead package. This potentiometer divider TrimDAC® allows replacement of the mechanical trimmer function in new designs. The AD8802/ AD8804 is ideal for dc voltage adjustment applications.
Easily programmed by serial interfaced microcontroller ports, the AD8802 with its midscale preset is ideal for potentiometer replacement where adjustments start at a nominal value. Applications such as gain control of video amplifiers, voltage controlled frequencies and bandwidths in video equipment, geometric correction and automatic adjustment in CRT computer graphic displays are a few of the many applications ideally suited for these parts. The AD8804 provides independent control of both the top and bottom end of the potentiometer divider allowing a separate zero-scale voltage setting determined by the $\mathrm{V}_{\text {REFL }}$ pin. This is helpful for maximizing the resolution of devices with a limited allowable voltage control range.
Internally the AD8802/AD8804 contains 12 voltage-output digital-to-analog converters, sharing a common referencevoltage input.

[^0]REV. 0

FUNCTIONAL BLOCK DIAGRAM


Each DAC has its own DAC latch that holds its output state. These DAC latches are updated from an internal serial-toparallel shift register that is loaded from a standard 3-wire serial input digital interface. The serial-data-input word is decoded where the first 4 bits determine the address of the DAC latches to be loaded with the last 8 bits of data. The AD8802/ AD8804 consumes only $10 \mu \mathrm{~A}$ from 5 V power supplies. In addition, in shutdown mode reference input current consumption is also reduced to $10 \mu \mathrm{~A}$ while saving the DAC latch settings for use after return to normal operation.
The AD8802/AD8804 is available in the 20-pin plastic DIP, the SOIC-20 surface mount package, and the 1 mm thin TSSOP-20 package.

AD8802/AD8804-SPEG/FIGATIONS $\underset{\substack{\left(V_{A D} \leq+85^{\circ} \mathrm{C} \text { unless or otherwise noted) }\right)}}{V_{\text {REFH }}=+V_{\text {DD }}, V_{\text {REFL }}=0 \mathrm{~V},-40^{\circ} \mathrm{C}}$

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC ACCURACY <br> Specifications apply to all DACs <br> Resolution <br> Differential Nonlinearity Error Integral Nonlinearity Error Full-Scale Error Zero Code Error DAC Output Resistance Output Resistance Match | N <br> DNL <br> INL <br> $\mathrm{G}_{\text {FSE }}$ <br> $\mathrm{V}_{\text {ZSE }}$ <br> $\mathrm{R}_{\text {OUT }}$ <br> $\Delta R / R_{0}$ | Guaranteed Monotonic | $\begin{aligned} & 8 \\ & -1 \\ & -1.5 \\ & -1 \\ & -1 \\ & 3 \end{aligned}$ | $\begin{aligned} & \pm 1 / 4 \\ & \pm 1 / 2 \\ & 1 / 2 \\ & 1 / 4 \\ & 5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & +1 \\ & +1.5 \\ & +1 \\ & +1 \\ & 8 \end{aligned}$ | $\begin{aligned} & \text { Bits } \\ & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \\ & \mathrm{k} \Omega \\ & \% \end{aligned}$ |
| REFERENCE INPUT <br> Voltage Range ${ }^{2}$ <br> REFH Input Resistance REFL Input Resistance ${ }^{3}$ Reference Input Capacitance ${ }^{3}$ | $\mathrm{V}_{\text {RefH }}$ <br> $\mathrm{V}_{\text {RefL }}$ <br> $\mathrm{R}_{\text {REFH }}$ <br> $\mathrm{R}_{\text {RefL }}$ <br> CReFo <br> $\mathrm{C}_{\text {REF1 }}$ | Pin Available on AD8804 Only <br> Digital Inputs $=55_{\mathrm{H}}, \mathrm{V}_{\mathrm{REFH}}=\mathrm{V}_{\mathrm{DD}}$ <br> Digital Inputs $=55_{\mathrm{H}}, \mathrm{V}_{\text {REFL }}=\mathrm{V}_{\mathrm{DD}}$ <br> Digital Inputs all Zeros <br> Digital Inputs all Ones |  | $\begin{aligned} & 1.2 \\ & 1.2 \\ & 32 \\ & 32 \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}} \\ & \mathrm{~V}_{\mathrm{DD}} \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| DIGITAL INPUTS <br> Logic High Logic Low Logic High Logic Low Input Current Input Capacitance ${ }^{3}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \mathrm{I}_{\mathrm{IL}} \\ & \mathrm{C}_{\mathrm{IL}} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=+5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=+3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=+3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { or }+5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 2.1 \end{aligned}$ | 5 | $\begin{aligned} & 0.8 \\ & \\ & 0.6 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mathrm{pF} \end{aligned}$ |
| POWER SUPPLIES ${ }^{4}$ <br> Power Supply Range Supply Current (CMOS) Supply Current (TTL) Shutdown Current Power Dissipation Power Supply Sensitivity | $\mathrm{V}_{\mathrm{DD}}$ Range <br> $\mathrm{I}_{\mathrm{DD}}$ <br> $\mathrm{I}_{\mathrm{DD}}$ <br> $\mathrm{I}_{\text {REFH }}$ <br> $\mathrm{P}_{\text {DISs }}$ <br> PSRR | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IH}}=2.4 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=+5.5 \mathrm{~V} \\ & \hline \mathrm{SHDN}=0 \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}} \text { or } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=+5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=+5 \mathrm{~V} \pm 10 \% \end{aligned}$ | 2.7 | $\begin{aligned} & 0.01 \\ & 1 \\ & 0.2 \\ & 0.001 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 10 \\ & 4 \\ & 10 \\ & 55 \\ & 0.002 \end{aligned}$ | V <br> $\mu \mathrm{A}$ <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{W}$ <br> \%/\% |
| DYNAMIC PERFORMANCE ${ }^{3}$ <br> $\mathrm{V}_{\text {OUT }}$ Settling Time Crosstalk | $\begin{aligned} & \mathrm{t}_{\mathbf{s}} \\ & \mathrm{CT} \end{aligned}$ | $\pm 1 / 2$ LSB Error Band Between Adjacent Outputs ${ }^{5}$ |  | $\begin{aligned} & 0.6 \\ & 50 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mathrm{~dB} \end{aligned}$ |
| SWITCHING CHARACTERISTICS ${ }^{3,6}$ <br> Input Clock Pulse Width <br> Data Setup Time <br> Data Hold Time <br> $\overline{\overline{C S}}$ Setup Time <br> $\overline{\mathrm{CS}}$ High Pulse Width <br> Reset Pulse Width CLK Rise to $\overline{\mathrm{CS}}$ Rise Hold Time $\overline{\mathrm{CS}}$ Rise to Clock Rise Setup | $\mathrm{t}_{\mathrm{CH}}, \mathrm{t}_{\mathrm{CL}}$ <br> $t_{\text {DS }}$ <br> $t_{\text {DH }}$ <br> $\mathrm{t}_{\mathrm{Css}}$ <br> ${ }^{\text {t.CSW }}$ <br> $t_{\text {RS }}$ <br> $\mathrm{t}_{\mathrm{CSH}}$ <br> $\mathrm{t}_{\mathrm{CS}}$ | Clock Level High or Low | $\begin{aligned} & 15 \\ & 5 \\ & 5 \\ & 10 \\ & 10 \\ & 90 \\ & 20 \\ & 10 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ $\mathrm{ns}$ |

## NOTES

${ }^{1}$ Typicals represent average readings at $+25^{\circ} \mathrm{C}$.
${ }^{2} \mathrm{~V}_{\text {REFH }}$ can be any value between $G N D$ and $\mathrm{V}_{\mathrm{DD}}$, for the $\mathrm{AD} 8804 \mathrm{~V}_{\text {REFL }}$ can be any value between $G N D$ and $\mathrm{V}_{\mathrm{DD}}$.
${ }^{3}$ Guaranteed by design and not subject to production test.
${ }^{4}$ Digital Input voltages $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ for CMOS condition. DAC outputs unloaded. $\mathrm{P}_{\text {DIss }}$ is calculated from ( $\mathrm{I}_{\mathrm{DD}} \times \mathrm{V}_{\mathrm{DD}}$ ).
${ }^{5}$ Measured at a $\mathrm{V}_{\text {OUT }}$ pin where an adjacent $\mathrm{V}_{\text {out }}$ pin is making a full-scale voltage change ( $\mathrm{f}=100 \mathrm{kHz}$ ).
${ }^{6}$ See timing diagram for location of measured values. All input control voltages are specified with $t_{R}=t_{F}=2 \mathrm{~ns}\left(10 \%\right.$ to $90 \%$ of $\left.V_{D D}\right)$ and timed from a voltage level of 1.6 V .

Specifications subject to change without notice.

## ABSOLUTE MAXIMUM RATINGS



AD8802 PIN DESCRIPTIONS

| Pin | Name | Description |
| :---: | :---: | :---: |
| 1 | $\mathrm{V}_{\text {REF }}$ | Common DAC Reference Input |
| 2 | O1 | DAC Output \#1, addr $=0000{ }_{2}$ |
| 3 | O2 | DAC Output \#2, addr $=0001_{2}$ |
| 4 | O3 | DAC Output \#3, addr $=0010_{2}$ |
| 5 | O4 | DAC Output \#4, addr $=0011_{2}$ |
| 6 | O5 | DAC Output \#5, addr $=0100_{2}$ |
| 7 | O6 | DAC Output \#6, addr $=0101_{2}$ |
| 8 | $\overline{\text { SHDN }}$ | Reference input current goes to zero. DAC latch settings maintained |
| 9 | $\overline{\mathrm{CS}}$ | Chip Select Input, Active Low. When $\overline{\mathrm{CS}}$ returns high, data in the serial input register is decoded based on the address bits and loaded into the target DAC register |
| 10 | GND | Ground |
| 11 | CLK | Serial Clock Input, Positive Edge Triggered |
| 12 | SDI | Serial Data Input |
| 13 | O7 | DAC Output \#7, addr $=0110_{2}$ |
| 14 | O8 | DAC Output \#8, addr $=0111_{2}$ |
| 15 | O9 | DAC Output \#9, addr $=1000_{2}$ |
| 16 | O10 | DAC Output \#10, addr $=1001_{2}$ |
| 17 | O11 | DAC Output \#11, addr $=1010_{2}$ |
| 18 | O12 | DAC Output \#12, addr $=1011{ }_{2}$ |
| 19 | $\overline{\mathrm{RS}}$ | Asynchronous Preset to Midscale Output Setting. Loads all DAC Registers with $80_{\mathrm{H}}$ |
| 20 | $\mathrm{V}_{\text {DD }}$ | Positive Power Supply, Specified for Operation at Both +3 V and +5 V |

## PIN CONFIGURATIONS



| $\mathrm{V}_{\text {REFH }} 1$ | - | 20 vD |
| :---: | :---: | :---: |
| 012 |  | 19012 |
| 023 |  | 18011 |
| 034 |  | 17010 |
| 045 | AD8804 | 1609 |
| 056 | TOP VIEW (Not to Scale) | 1508 |
| 067 |  | 14.07 |
| SHDN 8 |  | 13 SDI |
| cs 9 |  | 12 CLK |
| GND 10 |  | 11 v Refl |

## AD8804 PIN DESCRIPTIONS

| Pin | Name | Description |
| :---: | :---: | :---: |
| 1 | $\mathrm{V}_{\text {REFH }}$ | Common High-Side DAC Reference Input |
| 2 | O1 | DAC Output \#1, addr $=0000_{2}$ |
| 3 | O2 | DAC Output \#2, addr $=0001_{2}$ |
| 4 | O3 | DAC Output \#3, addr $=0010_{2}$ |
| 5 | O4 | DAC Output \#4, addr $=0011_{2}$ |
| 6 | O5 | DAC Output \#5, addr $=0100_{2}$ |
| 7 | O6 | DAC Output \#6, addr $=0101_{2}$ |
| 8 | SHDN | Reference input current goes to zero DAC latch settings maintained |
| 9 | $\overline{\mathrm{CS}}$ | Chip Select Input, Active Low. When $\overline{\mathrm{CS}}$ returns high, data in the serial input register is decoded based on the address bits and loaded input the target DAC register |
| 10 | GND | Ground |
| 11 | $\mathrm{V}_{\text {REFL }}$ | Common Low-Side DAC Reference Input |
| 12 | CLK | Serial Clock Input, Positive Edge Triggered |
| 13 | SDI | Serial Data Input |
| 14 | O7 | DAC Output \#7, addr $=0110_{2}$ |
| 15 | O8 | DAC Output \#8, addr $=0111_{2}$ |
| 16 | O9 | DAC Output \#9, addr $=1000_{2}$ |
| 17 | O10 | DAC Output \#10, addr $=1001_{2}$ |
| 18 | O11 | DAC Output \#11, addr $=1010_{2}$ |
| 19 | O12 | DAC Output \#12, addr $=1011_{2}$ |
| 20 | $\mathrm{V}_{\mathrm{DD}}$ | Positive power supply, specified for operation at both +3 V and +5 V |

ORDERING GUIDE

| Model | FTN | Temperature <br> Range | Package <br> Description | Package <br> Option |
| :--- | :--- | :--- | :--- | :--- |
| AD8802AN | $\overline{\mathrm{RS}}$ | $-40^{\circ} \mathrm{C} /+85^{\circ} \mathrm{C}$ | PDIP-20 | $\mathrm{N}-20$ |
| AD8802AR | $\overline{\mathrm{RS}}$ | $-40^{\circ} \mathrm{C} /+85^{\circ} \mathrm{C}$ | SOL-20 | $\mathrm{R}-20$ |
| AD8802ARU | $\overline{\mathrm{RS}}$ | $-40^{\circ} \mathrm{C} /+85^{\circ} \mathrm{C}$ | TSSOP-20 | RU-20 |
| AD8804AN | REFL | $-40^{\circ} \mathrm{C} /+85^{\circ} \mathrm{C}$ | PDIP-20 | $\mathrm{N}-20$ |
| AD8804AR | REFL | $-40^{\circ} \mathrm{C} /+85^{\circ} \mathrm{C}$ | SOL-20 | R-20 |
| AD8804ARU | REFL | $-40^{\circ} \mathrm{C} /+85^{\circ} \mathrm{C}$ | TSSOP-20 | RU-20 |

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although these devices feature proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## AD8802/AD8804-Typical Performance Characteristics



Figure 1. INL vs. Code


Figure 2. Differential Nonlinearity Error vs. Code


Figure 3. Total Unadjusted Error Histogram


Figure 4. Input Reference Current vs. Code


Figure 5. Shutdown Current vs. Temperature


Figure 6. Supply Current vs. Temperature


Figure 7. Supply Current vs. Logic Input Voltage


Figure 8. Power Supply Rejection vs. Frequency


Figure 9. Large-Signal Settling Time


Figure 10. Adjacent Channel Clock Feedthrough


TIME $-1 \mu \mathrm{~s} /$ DIV

Figure 11. Midscale Transition


Figure 12. Zero-Scale Error Accelerated by Burn-In

## AD8802/AD8804



Figure 13. Full-Scale Error Accelerated by Burn-In


Figure 14. REF Input Resistance Accelerated by Burn-In

## OPERATION

The AD8802/AD8804 provides twelve channels of programmable voltage output adjustment capability. Changing the programmed output voltage of each DAC is accomplished by clocking in a 12 -bit serial data word into the SDI (Serial Data Input) pin. The format of this data word is four address bits, MSB first, followed by 8 data bits, MSB first. Table I provides the serial register data word format. The AD8802/AD8804 has the following address assignments for the ADDR decode which determines the location of the DAC register receiving the serial register data in Bits B 7 through B 0 :

$$
D A C \#=A 3 \times 8+A 2 \times 4+A 1 \times 2+A 0+1
$$

DAC outputs can be changed one at a time in random sequence. The fast serial-data loading of 33 MHz makes it possible to load all 12 DACs in as little time as $4.6 \mu \mathrm{~s}$ ( $13 \times 12 \times$ 30 ns ). The exact timing requirements are shown in Figure 15.

Table I. Serial-Data Word Format

| ADDR          <br> B11 B10 B9 B8 B7 B6 B5 B4 B3 B2 <br> B1 B0         <br> A3 A2 A1 A0 D7 D6 D5 D4 D3 D2 |  |  |  |  |  |  |  |  | D1 | D0 |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| MSB |  | LSB | MSB |  |  |  |  |  | LSB |  |  |
| $2^{11}$ | $2^{10}$ | $2^{9}$ | $2^{8}$ | $2^{7}$ | $2^{6}$ | $2^{5}$ | $2^{4}$ | $2^{3}$ | $2^{2}$ | $2^{1}$ | $2^{0}$ |

The AD8802 offers a midscale preset activated by the $\overline{\mathrm{RS}}$ pin simplifying initial setting conditions at first power-up. The AD8804 has both a $\mathrm{V}_{\text {REFH }}$ and a $\mathrm{V}_{\text {REFL }}$ pin to establish independent positive full-scale and zero-scale settings to optimize resolution. Both parts offer a power shutdown $\overline{\text { SHDN }}$ which places the DAC structure in a zero power consumption state resulting in only leakage currents being consumed from the power supply and $\mathrm{V}_{\text {REF }}$ inputs. In shutdown mode the DACX register settings are maintained. When returning to operational mode from power shutdown the DAC outputs return to their previous voltage settings.


Figure 15a. Timing Diagram
DETAIL SERIAL DATA INPUT TIMING $\overline{\mathbf{R S}}=$ "1")


Figure 15b. Detail Timing Diagram


Figure 15c. Reset Timing Diagram

## AD8802/AD8804

## PROGRAMMING THE OUTPUT VOLTAGE

The output voltage range is determined by the external reference connected to $\mathrm{V}_{\text {REFH }}$ and $\mathrm{V}_{\text {REFL }}$ pins. See Figure 16 for a simplified diagram of the equivalent DAC circuit. In the case of the AD 8802 its $\mathrm{V}_{\text {REFL }}$ is internally connected to GND and therefore cannot be offset. $\mathrm{V}_{\text {REFH }}$ can be tied to $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\text {REFL }}$ can be tied to GND establishing a basic rail-to-rail voltage output programming range. Other output ranges are established by the use of different external voltage references. The general transfer equation which determines the programmed output voltage is:

$$
\begin{equation*}
V O(D x)=(D x) / 256 \times\left(V_{R E F H}-V_{R E F L}\right)+V_{R E F L} \tag{Eq. 1}
\end{equation*}
$$

where $D x$ is the data contained in the 8 -bit DACx register.


Figure 16. AD8802/AD8804 Equivalent TrimDAC Circuit
For example, when $\mathrm{V}_{\mathrm{REFH}}=+5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{REFL}}=0 \mathrm{~V}$, the following output voltages will be generated for the following codes:

| D | VOx | Output State $\left(\mathbf{V}_{\mathrm{REFH}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REFL}}=0 \mathrm{~V}\right)$ |
| :---: | :---: | :---: |
| 255 | 4.98 V | Full Scale |
| 128 | 2.50 V | Half Scale (Midscale Reset Value) |
| 1 | 0.02 V | 1 LSB |
| 0 | 0.00 V | Zero Scale |

## REFERENCE INPUTS ( $\mathbf{V}_{\text {REFH }}, \mathbf{V}_{\text {REFL }}$ )

The reference input pins set the output voltage range of all twelve DACs. In the case of the AD8802 only the $\mathrm{V}_{\text {REFH }}$ pin is available to establish a user designed full-scale output voltage. The external reference voltage can be any value between 0 and $\mathrm{V}_{\mathrm{DD}}$ but must not exceed the $\mathrm{V}_{\mathrm{DD}}$ supply voltage. The AD8804 has access to the $\mathrm{V}_{\text {REFL }}$ which establishes the zero-scale output voltage, any voltage can be applied between 0 V and $\mathrm{V}_{\mathrm{DD}} . \mathrm{V}_{\mathrm{REFL}}$ can be smaller or larger in voltage than $\mathrm{V}_{\text {REFH }}$ since the DAC design uses fully bidirectional switches as shown in Figure 16. The input resistance to the DAC has a code dependent variation which has a nominal worst case measured at $55_{\mathrm{H}}$, which is approximately $1.2 \mathrm{k} \Omega$. When $\mathrm{V}_{\text {REFH }}$ is greater than $\mathrm{V}_{\mathrm{REFL}}$, the REFL reference must be able to sink current out of the DAC
ladder, while the REFH reference is sourcing current into the DAC ladder. The DAC design minimizes reference glitch current maintaining minimum interference between DAC channels during code changes.

## DAC OUTPUTS (O1-O12)

The twelve DAC outputs present a constant output resistance of approximately $5 \mathrm{k} \Omega$ independent of code setting. The distribution of $\mathrm{R}_{\text {OUT }}$ from DAC-to-DAC typically matches within $\pm 1 \%$. However device-to-device matching is process lot dependent having a $\pm 20 \%$ variation. The change in $\mathrm{R}_{\text {OUT }}$ with temperature has a $500 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ temperature coefficient. During power shutdown all twelve outputs are open-circuited.


Figure 17. Block Diagram

## DIGITAL INTERFACING

The AD8802/AD8804 contains a standard three-wire serial input control interface. The three inputs are clock (CLK), $\overline{\mathrm{CS}}$ and serial data input (SDI). The positive-edge sensitive CLK input requires clean transitions to avoid clocking incorrect data into the serial input register. Standard logic families work well. If mechanical switches are used for product evaluation, they should be debounced by a flip-flop or other suitable means. Figure 17 block diagram shows more detail of the internal digital circuitry. When $\overline{\mathrm{CS}}$ is taken active low, the clock can load data into the serial register on each positive clock edge, see Table II.

Table II. Input Logic Control Truth Table

| $\overline{\overline{\mathbf{C S}}}$ | CLK | Register Activity |
| :--- | :--- | :--- |
| 1 | X | No effect. |
| 0 | P | Shiffs Serial Register One bit loading the next bit <br> in from the SDI pin. |
| P | 1 | Clock should be high when the $\overline{\mathrm{CS}}$ returns to the <br> inactive state. |

## $\mathrm{P}=$ Positive Edge, $\mathrm{X}=$ Don't Care.

The data setup and data hold times in the specification table determine the data valid time requirements. The last 12 bits of the data word entered into the serial register are held when $\overline{\mathrm{CS}}$ returns high. At the same time $\overline{\mathrm{CS}}$ goes high it gates the address decoder which enables one of the twelve positive-edge triggered DAC registers, see Figure 18 detail.

## AD8802/AD8804



Figure 18. Equivalent Control Logic
The target DAC register is loaded with the last eight bits of the serial data-word completing one DAC update. Twelve separate 12-bit data words must be clocked in to change all twelve output settings.
All digital inputs are protected with a series input resistor and parallel Zener ESD structure shown in Figure 19. Applies to digital input pins $\overline{\mathrm{CS}}, \mathrm{SDI}, \overline{\mathrm{RS}}, \overline{\mathrm{SHDN}}, \mathrm{CLK}$


Figure 19. Equivalent ESD Protection Circuit
Digital inputs can be driven by voltages exceeding the AD8802/ AD8804 VDD supply value. This allows 5 V logic to interface directly to the part when it is operated at 3 V .

## APPLICATIONS

## Supply Bypassing

Precision analog products, such as the AD8802/AD8804, require a well filtered power source. Since the AD8802/AD8804 operate from a single +3 V to +5 V supply, it seems convenient to simply tap into the digital logic power supply. Unfortunately, the logic supply is often a switch-mode design, which generates noise in the 20 kHz to 1 MHz range. In addition, fast logic gates can generate glitches hundred of millivolts in amplitude due to wiring resistances and inductances.
If possible, the AD8802/AD8804 should be powered directly from the system power supply. This arrangement, shown in Figure 20 , will isolate the analog section from the logic switching transients. Even if a separate power supply trace is not available, however, generous supply bypassing will reduce supply-line induced errors. Local supply bypassing consisting of a $10 \mu \mathrm{~F}$ tantalum electrolytic in parallel with a $0.1 \mu \mathrm{~F}$ ceramic capacitor is recommended (Figure 21).


Figure 20. Use Separate Traces to Reduce Power Supply Noise


Figure 21. Recommended Supply Bypassing for the AD8802/AD8804

## Buffering the AD8802/AD8804 Output

In many cases, the nominal $5 \mathrm{k} \Omega$ output impedance of the AD8802/AD8804 is sufficient to drive succeeding circuitry. If a lower output impedance is required, an external amplifier can be added. Several examples are shown in Figure 22. One amplifier of an OP291 is used as a simple buffer to reduce the output resistance of DAC A. The OP291 was chosen primarily for its rail-to-rail input and output operation, but it also offers operation to less than 3 V , low offset voltage, and low supply current.
The next two DACs, B and C, are configured in a summing arrangement where DAC C provides the coarse output voltage setting and DAC B can be used for fine adjustment. The insertion of R1 in series with DAC B attenuates its contribution to the voltage sum node at the DAC C output.


Figure 22. Buffering the AD8802/AD8804 Output

## Increasing Output Voltage Swing

An external amplifier can also be used to extend the output voltage swing beyond the power supply rails of the AD8802/AD8804. This technique permits an easy digital interface for the DAC, while expanding the output swing to take advantage of higher voltage external power supplies. For example, DAC A of Figure 23 is configured to swing from -5 V to +5 V . The actual output voltage is given by:

$$
V_{\text {OUT }}=\left(1+\frac{R_{F}}{R_{S}}\right) \times\left(\frac{D}{256} \times 5 \mathrm{~V}\right)-5 \mathrm{~V}
$$

where D is the DAC input value (i.e., 0 to 255). This circuit can be combined with the "fine/coarse" circuit of Figure 22 if, for example, a very accurate adjustment around 0 V is desired.


Figure 23. Increasing Output Voltage Swing
DAC B of Figure 24 is in a noninverting gain of two configurations, which increases the available output swing to +10 V . The feedback resistors can be adjusted to provide any scaling of the output voltage, within the limits of the external op amp power supplies.

## Microcomputer Interfaces

The AD8802/AD8804 serial data input provides an easy interface to a variety of single-chip microcomputers ( $\mu \mathrm{Cs}$ ). Many $\mu \mathrm{Cs}$ have a built-in serial data capability that can be used for communicating with the DAC. In cases where no serial port is provided, or it is being used for some other purpose (such as an RS-232 communications interface), the AD8802/AD8804 can easily be addressed in software.
Twelve data bits are required to load a value into the AD8802/ AD8804 (4 bits for the DAC address and 8 bits for the DAC value). If more than 12 bits are transmitted before the Chip Select input goes high, the extra (i.e., the most-significant) bits are ignored. This feature is valuable because most $\mu \mathrm{Cs}$ only transmit data in 8 -bit increments. Thus, the $\mu \mathrm{C}$ will send 16 bits to the DAC instead of 12 bits. The AD8802/AD8804 will only respond to the last 12 bits clocked into the SDI port, however, so the serial data interface is not affected.

## An $8051 \mu$ C Interface

A typical interface between the AD8802/AD8804 and an 8051 $\mu \mathrm{C}$ is shown in Figure 24. This interface uses the 8051 's internal serial port. The serial port is programmed for Mode 0 operation, which functions as a simple 8 -bit shift register. The 8051's Port 3.0 pin functions as the serial data output, while Port 3.1 serves as the serial clock.
When data is written to the Serial Buffer Register (SBUF, at Special Function Register location $99_{\mathrm{H}}$ ), the data is automatically converted to serial format and clocked out via Port 3.0 and Port 3.1. After 8 bits have been transmitted, the Transmit Interrupt flag (SCON.1) is set and the next 8 bits can be transmitted.
The AD8802 and AD8804 require the Chip Select to go low at the beginning of the serial data transfer. In addition, the SCLK input must be high when the Chip Select input goes high at the end of the transfer. The 8051's serial clock meets this requirement, since Port 3.1 both begins and ends the serial data in the high state.


Figure 24. Interfacing the $8051 \mu \mathrm{C}$ to an AD8802/AD8804, Using the Serial Port

## Software for the 8051 Interface

A software for the AD8802/AD8804 to 8051 interface is shown in Listing 1. The routine transters the 8 -bit data stored at data memory location DAC_VALUE to the AD8802/AD8804 DAC addressed by the contents of location DAC_ADDR.
The subroutine begins by setting appropriate bits in the Serial Control register to configure the serial port for Mode 0 operation. Next the DAC's Chip Select input is set low to enable the AD8802/AD8804. The DAC address is obtained from memory location DAC_ADDR, adjusted to compensate for the 8051's serial data format, and moved to the serial buffer register. At this point, serial data transmission begins automatically. When all 8 bits have been sent, the Transmit Interrupt bit is set, and the subroutine then proceeds to send the DAC value stored at location DAC_VALUE. Finally the Chip Select input is returned high, causing the appropriate AD8802/AD8804 output voltage to change, and the subroutine ends.
The 8051 sends data out of its shift register LSB first, while the AD8802/AD8804 require data MSB first. The subroutine therefore includes a BYTESWAP subroutine to reformat the data. This routine transfers the MSB-first byte at location SHIFT1 to an LSB-first byte at location SHIFT2. The routine rotates the MSB of the first byte into the carry with a Rotate Left Carry instruction, then rotates the carry into the MSB of the second byte with a Rotate Right Carry instruction. After 8 loops, SHIFT2 contains the data in the proper format.
The BYTESWAP routine in Listing 1 is convenient because the DAC data can be calculated in normal LSB form. For example, producing a ramp voltage on a DAC is simply a matter of repeatedly incrementing the DAC_VALUE location and calling the LD_8802 subroutine.
If the $\mu \mathrm{C}$ 's hardware serial port is being used for other purposes, the AD8802/AD8804 DAC can be loaded by using the parallel port. A typical parallel interface is shown in Figure 25. The serial data is transmitted to the DAC via the 8051 's Port 1.6 output, while Port 1.6 acts as the serial clock.
Software for the interface of Figure 25 is contained in Listing 2. The subroutine will send the value stored at location DAC_VALUE to the AD8802/AD8804 DAC addressed by location DAC_ADDR. The program begins by setting the AD8802/AD8804's Serial Clock and Chip Select inputs high, then setting Chip Select low

## AD8802/AD8804

| ```; This subroutine loads an AD8802/AD8804 DAC from an 8051 microcomputer, ; using the 8051 's serial port in MODE 0 (Shift Register Mode). ; The DAC value is stored at location DAC_VAL ; The DAC address is stored at location DAC_ADDR``` |  |  |  |
| :---: | :---: | :---: | :---: |
| ; Variable declarations |  |  |  |
| PORT1 | DATA | 90H | ;SFR register for port 1 |
| DAC_VALUE | DATA | 40H | ;DAC Value |
| DAC_ADDR | DATA | 41H | ;DAC Address |
| SHIFT1 | DATA | 042H | ;high byte of 16-bit answer |
| SHIFT2 | DATA | 043H | ;low byte of answer |
| SHIFT_COUNT | DATA | 44 H | ; |
|  | ORG | 100H | ;arbitrary start |
| DO_8802: | CLR | SCON. 7 | ;set serial |
|  | CLR | SCON. 6 | ;data mode 0 |
|  | CLR | SCON. 5 |  |
|  | CLR | SCON. 1 | ;clr transmit flag |
|  | ORL | PORT1.1,\#00001110B | ;/RS, /SHDN, /CS high |
|  | CLR | PORT1.1 | ;set the /CS low |
|  | MOV | SHIFT1,DAC_ADDR | ;put DAC value in shift register |
|  | ACALL | BYTESWAP |  |
|  | MOV | SBUF,SHIFT2 | ;send the address byte |
| ADDR_WAIT: | JNB | SCON.1,ADDR_WAIT | ;wait until 8 bits are sent |
|  | CLR | SCON. 1 | ;clear the serial transmit flag |
|  | MOV | SHIFT1,DAC_VALUE | ;send the DAC value |
|  | ACALL | BYTESWAP | ; |
|  | MOV | SBUF,SHIFT2 | ; |
| VALU_WAIT: | JNB | SCON.1,VALU_WAIT | ;wait again |
|  | CLR | SCON. 1 | ;clear serial flag |
|  | SETB | PORT1.1 | ;/CS high, latch data |
|  | RET |  | ; into AD8801 |
| ; |  |  |  |
| BYTESWAP: | MOV | SHIFT_COUNT,\#8 | ;Shift 8 bits |
| SWAP_LOOP: | MOV | A,SHIFT1 | ;Get source byte |
|  | RLC | A | ;Rotate MSB to carry |
|  | MOV | SHIFT1,A | ;Save new source byte |
|  | MOV | A,SHIFT2 | ;Get destination byte |
|  | RRC | A | ;Move carry to MSB |
|  | MOV | SHIFT2,A | ;Save |
|  | DJNZ | SHIFT_COUNT,SWAP_LOOP | ;Done? |
|  | RET |  |  |
|  | END |  |  |

Listing 1. Software for the 8051 to AD8802/AD8804 Serial Port Interface


Figure 25. An AD8802/AD8804-8051 $\mu$ C Interface Using Parallel Port 1
to start the serial interface process. The DAC address is loaded into the accumulator and four Rotate Right shifts are performed. This places the DAC address in the 4 MSBs of the accumulator. The address is then sent to the AD8802/AD8804 via the SEND_SERIAL subroutine. Next, the DAC value is loaded into the accumulator and sent to the AD8802/AD8804. Finally, the Chip Select input is set high to complete the data transfer
Unlike the serial port interface of Figure 24, the parallel port interface only transmits 12 bits to the AD8802/AD8804. Also, the BYTESWAP subroutine is not required for the parallel interface, because data can be shifted out MSB first. However, the results of the two interface methods are exactly identical. In most cases, the decision on which method to use will be determined by whether or not the serial data port is available for communication with the AD8802/AD8804.

## AD8802/AD8804

| ; This $8051 \mu \mathrm{C}$ subroutine loads an AD8802 or AD8804 DAC with an 8 -bit value, ; using the 8051's parallel port \#1. |  |  |  |
| :---: | :---: | :---: | :---: |
| ; The DAC value is stored at location DAC_VALUE |  |  |  |
| ; The DAC address is stored at location DAC_ADDR |  |  |  |
| ; Variable declarations |  |  |  |
| PORT1 | DATA | 90H | ;SFR register for port 1 |
| DAC_VALUE | DATA | 40H | ;DAC Value |
| DAC_ADDR | DATA | 41H | ;DAC Address (0 through 7) |
| LOOPCOUNT | DATA | 43H | ;COUNT LOOPS |
|  | ; |  |  |
|  | ORG | 100H | ;arbitrary start |
| LD_8804: | ORL | PORT1,\#11110000B | ;set CLK, /CS and /SHDN high |
|  | CLR | PORT1.5 | ;Set Chip Select low |
|  | MOV | LOOPCOUNT,\#4 | ;Address is 4 bits |
|  | MOV | A,DAC_ADDR | ;Get DAC address |
|  | RR | A | ;Rotate the DAC |
|  | RR | A | ;address to the Most |
|  | RR | A | ;Significant Bits (MSBs) |
|  | RR | A |  |
|  | ACALL | SEND_SERIAL | ;Send the address |
|  | MOV | LOOPCOUNT,\#8 | ;Do 8 bits of data |
|  | MOV | A,DAC_VALUE |  |
|  | ACALL | SEND_SERIAL | ;Send the data |
|  | SETB | PORT1. 5 | ;Set /CS high |
|  | RET |  | ;DONE |
| SEND_SERIAL: | RLC | A | ;Move next bit to carry |
|  | MOV | PORT1.7,C | ;Move data to SDI |
|  | CLR | PORT1.6 | ;Pulse the |
|  | SETB | PORT1.6 | ;CLK input |
|  | DJNZ | LOOPCOUNT,SEND_SERIAL | ;Loop if not done |
|  | $\begin{aligned} & \text { RET; } \\ & \text { END } \end{aligned}$ |  |  |

Listing 2. Software for the 8051 to AD8802/AD8804 Parallel Port Interface

## An MC68HC11-to-AD8802/AD8804 Interface

Like the $8051 \mu \mathrm{C}$, the MC68HC11 includes a dedicated serial data port (labeled SPI). The SPI port provides an easy interface to the AD8802/AD8804 (Figure 27). The interface uses three lines of Port D for the serial data, and one or two lines from Port C to control the SHDN and $\overline{\mathrm{RS}}$ (AD8802 only) inputs.

*ADDITIONAL PINS OMITTED FOR CLARITY

A software routine for loading the AD8802/AD8804 from a 68 HC 11 evaluation board is shown in Listing 3. First, the MC68HC11 is configured for SPI operation. Bits CPHA and CPOL define the SPI mode wherein the serial clock (SCK) is high at the beginning and end of transmission, and data is valid on the rising edge of SCK. This mode matches the requirements of the AD8802/AD8804. After the registers are saved on the stack, the DAC value and address are transferred to RAM and the AD8802/AD8804's $\overline{\mathrm{CS}}$ is driven low. Next, the DAC's address byte is transferred to the SPDR register, which automatically initiates the SPI data transfer. The program tests the SPIF bit and loops until the data transfer is complete. Then the DAC value is sent to the SPI. When transmission of the second byte is complete, $\overline{\mathrm{CS}}$ is driven high to load the new data and address into the AD8802/AD8804.

Figure 26. An AD8802/AD8804-to-MC68HC11 Interface

## AD8802/AD8804



## AD8802/AD8804



Hi-byte data loaded from memory
SDI1 = data in location 0000 H

Low-byte data loaded from memory SDI2 $=$ Data in location 0001 H

Stack pointer at 1st byte to send via SDI
Stack pointer at on-chip registers


| BCLR | PORTC,Y $\$ 02$ | Assert /RS |
| :--- | :--- | :--- |
| BSET | PORTC,Y $\$ 02$ | De-Assert /RS |

${ }^{\star}$ Get AD8802/04 ready for data input

|  | BCLR | PORTD, Y \$02 | Assert /CS |
| :---: | :---: | :---: | :---: |
| TFRLP | LDAA | 0,X | Get a byte to transfer for SPI |
|  | STAA | SPDR | Write SDI data reg to start xfer |
| * STAA |  |  |  |
| WAIT | LDAA | SPSR | Loop to wait for SPIF |
|  | BPL | WAIT | SPIF is the MSB of SPSR |
|  | INX |  | Increment counter to next byte for xfer |
|  | CPX | \#SDI2+1 | Are we done yet ? |
|  | BNE | TFRLP | If not, xfer the second byte |
| * Update AD8802 output |  |  |  |
| * | BSET | PORTD, Y \$20 | Latch register \& update AD8802 |
|  | PULA |  | When done, restore registers $\mathrm{X}, \mathrm{Y}$ \& A |
|  | PULY |  |  |
|  | PULX |  |  |
|  | RTS |  | ** Return to Main Program ** |

Listing 3. AD8802/AD8804 to MC68HC11 Interface Program Source Code

An Intelligent Temperature Control System-Interfacing the $8051 \mu \mathrm{C}$ with the AD8802/AD8804 and TMP14
Connecting the $80 \mathrm{CL} 51 \mu \mathrm{C}$, or any modern microcontroller, with the TMP14 and AD8802/AD8804 yields a powerful temperature control tool, as shown in Figure 27. For example, the 80CL51 $\mu \mathrm{C}$ controls the TrimDACs allowing the user to automatically set the temperature setpoints voltages of the TMP14 via computer or touch pad, while the TMP14 senses the temperature and outputs four open-collector trip-points. Feeding these trip-point outputs back to the $80 \mathrm{CL} 51 \mu \mathrm{C}$ allow it to sense whether or not a setpoint has been exceeded. Additional $80 \mathrm{CL} 51 \mu \mathrm{C}$ port pins or TMP14 trip-point outputs may then be used to change fan speed (i.e., high, medium, low, off), or increase/decrease the power level to a heater. (Please refer to the TMP14 data sheet for more applications information.)
The $\overline{\mathrm{CS}}$ (Chip Select) on the AD8802/AD8804 makes applications that call for large temperature sensor arrays possible. In addition, the 12 channels of the AD8802/AD8804 allow independent setpoint control for all four trip-point outputs on up to three TMP14 temperature sensors. For example, assume that the $80 \mathrm{CL} 51 \mu \mathrm{C}$ has eight free port pins available after all user
interface lines, interrupts, and the serial port lines have been assigned. The eight port pins may be used as chip selects, in which case an array of eight AD8802/AD8804s controlling twenty-four TMP14 sensors is possible.
The AD8802/AD8804 and TMP14 are also ideal choices for low power applications. These devices have power shutdown modes and operate on a single 5 Volt supply. When their shutdown modes are activated current consumption is reduced to less than $35 \mu \mathrm{~A}$. However, at high operating frequencies
( 12 MHz ) the 80CL51 consumes far more energy ( 18 mA typ) than the AD8802/AD8804 and TMP14 combined. Therefore, to achieve a low power design the 80CL51 should operate at its lowest possible frequency or be placed in its power-down mode at the end of each instruction sequence.
To use the power-down mode of the $80 \mathrm{CL} 51 \mu \mathrm{C}$ set PCON. 1 as the last instruction executed prior to going into the powerdown mode. If INT2 and INT9 are enabled, the 80 CL5 $1 \mu \mathrm{C}$ can be awakened from power-down mode with external interrupts. As shown in Figure 28, the TLC555 outputs a pulse every few seconds providing the interrupt to restart the 80CL51 $\mu \mathrm{C}$ which then samples the user input pins, the outputs of the

## AD8802/AD8804



Figure 27. Temperature Sensor Array with Programmable Setpoints

TMP14, and makes the necessary adjustments to the AD8802/ AD8804 before shutting down again. The 80CL51 consumes only $50 \mu \mathrm{~A}$ when operating at 32 kHz , in which case there would be no need for the TLC555, which consumes 1 mW typ.

## 12 Channel Programmable Voltage Controlled Amplifier

The SSM2018T is a trimless Voltage Controlled Amplifier (VCA) for volume control in audio systems. The SSM2018T is the first professional quality audio VCA in the marketplace that does not require an external trimming potentiometer to minimize distortion. The TrimDAC shown in Figure 28 is not being used to trim distortion, but rather to control the gain of the amplifier. In this configuration up to twelve SSM2018T can be digitally controlled. (Please refer to the SSM2018T data sheet for more specifications and applications information.)

The gain of the SSM2018T is controlled by the voltage at Pin 11. For maximum attenuation of -100 dB a control signal of 3.0 V typ is necessary. The control signal has a scale of $-30 \mathrm{mV} / \mathrm{dB}$ centered around 0 dB gain for 0 V of control voltage, therefore, for a maximum gain of 40 dB a control voltage of -1.2 volts is necessary. Now notice that the normal +5 V to GND voltage range of the AD8802/AD8804 does not cover the 3.0 V to -1.2 V operational gain control range of the SSM2018T. To cover the operating gain range fully and not exceed the maximum specified power supply rating requires the O1 output of AD8802/AD8804 to be level shifted down. In Figure 28, the level shifting is accomplished by a Zener diode and $1 / 4$ of an OP420 quad op amp. For applications that require only


Figure 28. 12-Channel Programmable Voltage Controlled Amplifier


Figure 29. A Digitally Controlled LM1204—150 MHz RGB Amplifier System
attenuation the optional circuitry inside the dashed box may be removed and replaced with a direct connection from O1 of AD8802/AD8804 to Pin 11 of SSM2018T.
When high gain resolution is desired, $\mathrm{V}_{\text {REFH }}$ and $\mathrm{V}_{\text {REFL }}$ may be decoupled from the power rails and shifted closer together. This technique increases the gain resolution with the unfortunate penalty of decreased gain range.

## A Digitally Controlled LM1204 150 MHz RGB Amplifier System

The LM1204 is an industry standard video amplifier system. Figure 29 illustrates a configuration that removes the usual seven level setting potentiometers and replaces them with only one IC. The AD8802/AD8804, in addition to being smaller and more reliable than mechanical potentiometers, has the added feature of digital control.
The REF195 is a 5.0 V reference used to supply both the power and reference voltages to the AD8802/AD8804. This is possible because of the high reference output current available ( 30 mA typical) together with the low power consumption of the AD8802/AD8804.

## A Low Noise 90 MHz Programmable Gain Amplifier

The AD603 is a low noise, voltage-controlled amplifier for use in RF and IF AGC systems. It provides accurate, pin selectable gains of -11 dB to +31 dB with a bandwidth of 90 MHz or +9 dB to +51 dB with a bandwidth of 9 MHz . Any intermediate gain range may be arranged using one external resistor
between Pins 5 and 7. The input referred noise spectral density is only $1.3 \mathrm{nV} \sqrt{\mathrm{Hz}}$ and power consumption is 125 mW at the recommended $\pm 5 \mathrm{~V}$ supplies.
The decibel gain is "linear in dB ," accurately calibrated, and stable over temperature and supply. The gain is controlled at a high impedance ( $50 \mathrm{M} \Omega$ ), low bias ( 200 nA ) differential input; the scaling is $25 \mathrm{mV} / \mathrm{dB}$, requiring a gain-control voltage of only 1 V to span the central 40 dB of the gain range. An overrange and underrange of 1 dB is provided whatever the selected range. The gain-control response time is less than $1 \mu$ s for a 40 dB change. The settling time of the AD8802/AD8804 to within a $\pm 1 / 2$ LSB band is $0.6 \mu$ s making it an excellent choice for control of the AD603.
The differential gain-control interface allows the use of either differential or single-ended positive or negative control voltages, where the common-mode range is -1.2 V to 2.0 V . Once again the $\mathrm{AD} 8802 / \mathrm{AD} 8804$ is ideally suited to provide the differential input range of 1 V within the common-mode range of 0 V to 2 V . To accomplish this, place $\mathrm{V}_{\text {Refh }}$ at 2.0 V and $\mathrm{V}_{\text {Refl }}$ at 1.0 V , then all 256 voltage levels of the AD8804 will fall within the gain-control range of the AD603. Please refer to the AD603 data sheet for further information regarding gain control, layout, and general operation.
The dual OP279 is a rail-to-rail op amp used in Figure 30 to drive the inputs $\mathrm{V}_{\text {REFH }}$ and $\mathrm{V}_{\text {REFL }}$ because these reference inputs are low impedance ( $2 \mathrm{k} \Omega$ typical).

## AD8802/AD8804



Figure 30. A Low Noise 90 MHz PGA

## OUTLINE DIMENSIONS

Dimensions shown in inches and (mm)


20-Lead Thin Surface Mount TSSOP Package
(RU-20)



[^0]:    TrimDAC is a registered trademark of Analog Devices, Inc.

