

1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任 何异议请及时告之,我们将妥善解决。

本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。

3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。

4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.

2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.

3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.

4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".



Sample &

Buv





SLUSBU5A - MAY 2015 - REVISED JANUARY 2016

# BQ2960XY/BQ2961XY Overvoltage Protection for 2-Series, 3-Series, and 4-Series Cell Li-Ion Batteries with Regulated Output Supply

Technical

Documents

### 1 Features

- 2-, 3-, and 4-Series Cell Overvoltage Protection (OVP)
- Fixed Delay Timer to Trigger FET Drive Output (3-s, 4-s, 5.5-s or 6.5-s Options)
- Factory Programmed OVP Threshold (Threshold Range 3.85 V to 4.6 V)
- Output Options: Active High
- High-Accuracy Overvoltage Protection: ±10 mV
- Regulated Supply Output (3.3-V, 2.5-V, 1.8-V Options) with self-disable and/or external enable/disable control
- Low Power Consumption I<sub>CC</sub> ≈ 4 μA (V<sub>CELL(ALL)</sub> < V<sub>PROTECT</sub>)
- Extra Low Power Consumption with REG output disabled,  $I_{CC} \sim 1.2 \; \mu A$
- Low Leakage Current Per Cell Input < 100 nA</li>
- Small Package Footprint
  - 8-Pin WSON (2 mm x 2 mm)

## 2 Applications

- Notebook PC
- Ultrabooks
- Medical

4

UPS Battery Backup

Simplified Schematic



### **3 Description**

Tools &

Software

The bq296xyz family is a high accuracy, low power overvoltage protector with a 1-mA regulated output supply for Li-lon battery pack applications.

Support &

Community

**.**...

Each cell in a 2-series to 4-series cell stack is individually monitored for an overvoltage condition. An internally fixed-delay timer is initiated upon detection of an overvoltage condition on any cell; upon expiration of the delay timer, an output pin is triggered into an active state to indicate that an overvoltage condition has occurred.

The regulated output supply delivers up to 1-mA (max) output current to drive always-on circuits, such as a real-time clock (RTC) oscillator. The bq296xyz family has a self-disable function to turn off the regulated output if any cell voltage falls below a certain threshold, thereby preventing drain on the battery, and provides an external control to enable or disable the regulated output.

### Device Information<sup>(1)(2)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| bq2960xy    |          | 2.00 mm 2.00 mm   |
| bq2961xy    | WSON (8) | 2.00 mm × 2.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

(2) The bq2960xy is a 2- to 3-S device and bq2961xy is a 2- to 4-S device.





1

2

3

4

5

6

7

8

9

2

# **Table of Contents**

9.3

9.4

13.2

13.3

14

| Features 1                             |
|----------------------------------------|
| Applications 1                         |
| Description 1                          |
| Simplified Schematic 1                 |
| Revision History2                      |
| Device Comparison Table 3              |
| Pin Configuration and Functions 4      |
| Specifications5                        |
| 8.1 Absolute Maximum Ratings 5         |
| 8.2 ESD Ratings5                       |
| 8.3 Recommended Operating Conditions 5 |
| 8.4 Thermal Information 5              |
| 8.5 Electrical Characteristics 6       |
| 8.6 Typical Characteristics 8          |
| Detailed Description 10                |
| 9.1 Overview 10                        |
|                                        |

#### **Revision History** 5

| Cł | nanges from Original (May 2015) to Revision A F                             |   |  |
|----|-----------------------------------------------------------------------------|---|--|
| •  | Changed the device listing in the data sheet header information to: bq2961  | 1 |  |
| •  | Changed bq296106, '107, '111 From: Preview To: Released status              | 3 |  |
| •  | Added bq296112 to Device Comparison Table                                   | 3 |  |
| •  | Added bq296113 to Device Comparison Table                                   | 3 |  |
| •  | Added Available the bq2961xy configuration range to Device Comparison Table | 3 |  |

EXAS STRUMENTS

9.2 Functional Block Diagram ..... 10

10.1 Application Information...... 16

12.1 Layout Guidelines ..... 20 12.2 Layout Example ..... 20 13 Device and Documentation Support ...... 21 13.1 Community Resources...... 21

13.4 Glossary...... 21

Information ..... 21

Mechanical, Packaging, and Orderable

Trademarks ...... 21 

10 Application and Implementation...... 16

11 Power Supply Recommendations ...... 20

Feature Description..... 11

Device Functional Modes..... 14

www.ti.com



# 6 Device Comparison Table

| PART NUMBER | STATUS                    | OVP (V)                       | OVP DELAY (s)      | UV (V)                      | LDO (V)       |
|-------------|---------------------------|-------------------------------|--------------------|-----------------------------|---------------|
| bq296100    | Preview                   | 4.35                          | 6.5                | 2.5                         | 3.3           |
| bq296101    | Preview                   | 4.40                          | 6.5                | 2.5                         | 3.3           |
| bq296102    | Preview                   | 4.45                          | 6.5                | 2.5                         | 3.3           |
| bq296103    | Released                  | 4.50                          | 6.5                | 2.5                         | 3.3           |
| bq296104    | Preview                   | 4.35                          | 6.5                | 2.8                         | 3.3           |
| bq296105    | Preview                   | 4.40                          | 6.5                | 2.8                         | 3.3           |
| bq296106    | Released                  | 4.45                          | 6.5                | 2.8                         | 3.3           |
| bq296107    | Released                  | 4.50                          | 6.5                | 2.8                         | 3.3           |
| bq296108    | Preview                   | 4.50                          | 6.5                | 2.4                         | 3.3           |
| bq296109    | Preview                   | 4.325                         | 3.0                | 2.5                         | 3.3           |
| bq296110    | Preview                   | 4.45                          | 3.0                | 2.5                         | 3.3           |
| bq296111    | Released                  | 4.45                          | 4.0                | 2.5                         | 3.3           |
| bq296112    | Released                  | 4.50                          | 3.0                | 2.5                         | 3.3           |
| bq296113    | Released                  | 4.35                          | 3.0                | 2.5                         | 3.3           |
| bq2961xy    | Future Option, contact TI | 3.85V - 4.60V in<br>50mV step | 3.0, 4.0, 5.5, 6.5 | 2.0V - 2.8V in 50mV<br>step | 1.8, 2.5, 3.3 |

## 7 Pin Configuration and Functions





### **Pin Functions**

|        | PIN      |          | PIN                                                                                            |                                                                                                            | TYPE <sup>(1)</sup> | DESCRIPTION |
|--------|----------|----------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------|-------------|
| NAME   | BQ2960XY | BQ2961XY | ITFE''                                                                                         | DESCRIPTION                                                                                                |                     |             |
| OUT    | 8        | 8        | OA Analog Output drive for overvoltage fault signal, CMOS Output High or Open D<br>Active Low. |                                                                                                            |                     |             |
| PWPD   | 9        | 9        | Р                                                                                              | TI recommends connecting the exposed pad to VSS on PCB.                                                    |                     |             |
| REG    | 7        | 7        | OA                                                                                             | Regulated Supply Output. Requires an external ceramic capacitor for stability.                             |                     |             |
| REG_EN | 5        | _        | IA                                                                                             | Regulated Supply Output Enable. A "high" to enable REG output and "low" to disable REG output.             |                     |             |
| V1     | 4        | 5        | IA                                                                                             | Sense input for positive voltage of the lowest cell from the bottom of the stack.                          |                     |             |
| V2     | 3        | 4        | IA                                                                                             | Sense input for positive voltage of the second cell from the bottom of the stack.                          |                     |             |
| V3     | 2        | 3        | IA                                                                                             | Sense input for positive voltage of the third cell from the bottom of the stack.                           |                     |             |
| V4     | _        | 2        | IA                                                                                             | Sense input for positive voltage of the fourth cell from the bottom of the stack.                          |                     |             |
| VDD    | 1        | 1        | Р                                                                                              | Power supply input                                                                                         |                     |             |
| VSS    | 6        | 6        | Ρ                                                                                              | Electrically connected to integrated circuit ground and negative terminal of the lowest cell in the stack. |                     |             |

(1) IA = Analog input, OA = Analog Output, P = Power connection



### 8 Specifications

### 8.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                         |                                     | MIN        | MAX           | UNIT |
|---------------------------------------------------------|-------------------------------------|------------|---------------|------|
| Supply voltage range                                    | VDD – VSS                           | -0.3       | 30            |      |
|                                                         | V4 – V3, V3 – V2, V2 – V1, V1 – VSS | -0.3       | 30            |      |
| Input voltage range                                     | REG – VSS                           | -0.3       | 3.6           | V    |
|                                                         | REG_EN – VSS                        | -0.3       | 28            |      |
| Output voltage range                                    | OUT – VSS                           | -0.3       | 30            |      |
| Continuous total power dissipation, P <sub>TOT</sub>    |                                     | See Therma | l Informatior | 1.   |
| Lead temperature (soldering, 10 s), T <sub>SOLDER</sub> |                                     | 300        | 300           | °C   |
| Storage temperature,T <sub>stg</sub>                    |                                     | -65        | 150           | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 8.2 ESD Ratings

|                    |                         |                                                                                                | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>                    | 2000  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all $\ensuremath{pins^{(2)}}$ | 500   | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 8.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted).

|                                                   |                                                           | MIN | NOM MAX | UNIT |
|---------------------------------------------------|-----------------------------------------------------------|-----|---------|------|
|                                                   | Supply voltage, V <sub>DD</sub> <sup>(1)</sup> , bq2960xy | 3   | 15      |      |
| Supply voltage,<br>V <sub>DD</sub> <sup>(1)</sup> | Supply voltage, V <sub>DD</sub> <sup>(1)</sup> , bq2961xy | 3   | 20      | V    |
| V 00 V                                            | Supply voltage, V <sub>DD</sub> with REG output on        | 4   |         |      |
| Input voltage                                     | $V_n - V_{n-1}$ , $V1 - VSS$                              | 0   | 5       | V    |
| range                                             | REG_EN                                                    | 0   | 15      | V    |
| Operating ambier                                  | Operating ambient temperature range, T <sub>A</sub>       |     | 110     | °C   |

(1) See Typical Application.

### 8.4 Thermal Information

|                       |                                              | bq2960xy   |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DSG (WSON) | UNIT |
|                       |                                              | 8 PINS     |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 62         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance     | 72         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 32.5       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 1.6        | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 33         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance  | 10         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953).

### 8.5 Electrical Characteristics

Typical values stated where  $T_A = 25^{\circ}$ C and VDD = 14.4 V, MIN/MAX values stated where  $T_A = -40^{\circ}$ C to 110°C, and  $V_{DD} = 3$  V to 15 V (unless otherwise noted).

|                      | PARAMETER                                                   | TEST CONDITIONS                                                                                                                                                                | MIN                            | TYP                   | MAX     | UNIT |
|----------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------|---------|------|
| Voltage Pro          | tection Thresholds                                          | ·                                                                                                                                                                              |                                |                       |         |      |
| V <sub>OV</sub>      | V <sub>(PROTECT)</sub> Overvoltage<br>Detection             | $R_{IN} = 1 \ k\Omega$                                                                                                                                                         | Applicable Vo<br>in 50 mV step | ltage: 3.85 V to<br>s | o 4.6 V | V    |
| V <sub>HYS</sub>     | OV Detection Hysteresis                                     |                                                                                                                                                                                | 250                            | 300                   | 400     | mV   |
| V <sub>OA</sub>      | OV Detection Accuracy                                       | T <sub>A</sub> = 25°C                                                                                                                                                          | -10                            |                       | 10      | mV   |
|                      |                                                             | $T_A = -40^{\circ}C$                                                                                                                                                           | -40                            |                       | 40      | mV   |
|                      |                                                             | $T_A = 0^{\circ}C$                                                                                                                                                             | -20                            |                       | 20      | mV   |
| V <sub>oadrift</sub> | OV Detection Accuracy<br>Across Temperature                 | $T_A = 60^{\circ}C$                                                                                                                                                            | -24                            |                       | 24      | mV   |
|                      |                                                             | T <sub>A</sub> = 110°C                                                                                                                                                         | -54                            |                       | 54      | mV   |
|                      |                                                             | $T_A = 110^{\circ}C$                                                                                                                                                           | -54                            |                       | 54      | mV   |
| Supply and           | Leakage Current                                             |                                                                                                                                                                                |                                |                       |         |      |
|                      |                                                             | $(V_n-V_{n-1})=3.8$ V and $(V1-V_{SS})>V_{UVREG}$ , VDD = top $V_n$ voltage, $I_{REG}$ = 0 mA, $T_A$ = 0°C to 60°C                                                             |                                | 4                     | 6       | μA   |
| I <sub>DD</sub>      | Supply Current                                              | $(V_n-V_{n-1})=3.8$ V and $(V1-V_{SS})>V_{UVREG}$ , VDD = top $V_n$ voltage, $I_{REG}$ = 0 mA, $T_A$ = $-40^\circ C$ to 110°C                                                  |                                |                       | 8       | μA   |
|                      |                                                             | $(V_n-V_{n\text{-}1})=3.8$ V and $(V1-V_{SS}) < V_{UVREG}$ , VDD = top $V_n$ voltage, $T_A=0^\circ C$ to $60^\circ C$                                                          |                                | 1                     | 2       | μA   |
|                      |                                                             | $\begin{array}{l} (V_n-V_{n\text{-}1})=3.8 \ V \ \text{and} \ (V1-V_{SS}) < V_{UVREG} \ , \\ VDD=top \ V_n \ \text{voltage}, \ T_A=-40^\circ C \ to \ 110^\circ C \end{array}$ |                                |                       | 4       | μA   |
| I <sub>IN</sub>      | Input Current at $V_x$ Pins                                 | $(V_n-V_{n\text{-}1})$ = (V1 – V_SS) = 3.8 V, VDD = top $V_n$ voltage, $T_A$ = 25°C                                                                                            | -0.1                           |                       | 0.1     | μΑ   |
| Output Driv          | e OUT, CMOS Active High                                     | 1                                                                                                                                                                              |                                |                       |         |      |
|                      | Output Drive Voltage,<br>Active High                        | $(V_n - V_{n-1})$ or $(V1 - V_{SS}) > V_{OV}$ , $I_{OH} = 100 \ \mu\text{A}$ , VDD = top $V_n$ voltage                                                                         | 6                              |                       |         | V    |
| V <sub>OUT</sub>     |                                                             | If three of four cells are short circuited, only one cell remains powered and > $V_{OV}$ , VDD = $V_n$ (the remaining cell voltage), $I_{OH}$ = 100 µA                         |                                | VDD - 0.3             |         | V    |
|                      |                                                             | $(V_n-V_{n-1})$ and $(V1-V_{SS}) < V_{OV},$ VDD = sum of the cell stack voltage, $I_{OL}$ = 100 $\mu A$ measured into OUT pin                                                  |                                | 250                   | 400     | mV   |
| I <sub>OUTH</sub>    | OUT Source Current<br>(during OV)                           | $(V_n - V_{n-1}), (V3 - V2), \text{ or } (V1 - V_{SS}) > V_{OV}, VDD$<br>= top V <sub>n</sub> voltage,<br>forced OUT = 0 V, measured out of OUT pin                            |                                |                       | 4.5     | mA   |
| I <sub>outl</sub>    | OUT Sink Current (no<br>OV)                                 | $(V_n - V_{n-1})$ and $(V1 - V_{SS}) < V_{OV}$ , VDD = top $V_n$ voltage, forced OUT = VDD, measured into OUT pin. Pull-up resistor $R_{PU} = 5 \text{ k}\Omega$ to VDD        | 0.5                            |                       | 14      | mA   |
| Internal Fix         | ed Delay Timer                                              | ·                                                                                                                                                                              |                                |                       |         |      |
|                      |                                                             | Internal Fixed Delay, 3 second delay option                                                                                                                                    | 2.4                            | 3                     | 3.6     | S    |
|                      | $O(D_{1})$                                                  | Internal Fixed Delay, 4 second delay option                                                                                                                                    | 3.2                            | 4                     | 4.8     | S    |
| t <sub>DELAY</sub>   | OV Delay Time <sup>(1)</sup>                                | Internal Fixed Delay, 5.5 second delay option                                                                                                                                  | 4.4                            | 5.5                   | 6.6     | S    |
|                      |                                                             | Internal Fixed Delay, 6.5 second delay option                                                                                                                                  | 5.2                            | 6.5                   | 7.8     | S    |
| tDELAY_CTM           | Fault Detection Delay<br>Time in Test Mode OV<br>Delay Time | Internal Fixed delay                                                                                                                                                           |                                | 15                    |         | ms   |

(1) Specified by design. Not 100% tested in production.



### **Electrical Characteristics (continued)**

Typical values stated where  $T_A = 25^{\circ}$ C and VDD = 14.4 V, MIN/MAX values stated where  $T_A = -40^{\circ}$ C to 110°C, and  $V_{DD} = 3$  V to 15 V (unless otherwise noted).

|                               | PARAMETER                                 | TEST CONDITIONS                                                                                                 | MIN   | TYP | MAX   | UNIT |
|-------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| Regulated                     | Supply Output, REG                        |                                                                                                                 |       |     |       |      |
|                               |                                           | VDD ≥ 4 V, I <sub>REG</sub> = 0 $\mu$ A to 1 mA, C <sub>REG</sub> = 0.47 $\mu$ F where V <sub>REG</sub> = 3.3 V | 3.2   | 3.3 | 3.4   | V    |
| V <sub>REG</sub>              | REG Supply                                | VDD ≥ 4 V, I <sub>REG</sub> = 0 $\mu$ A to 1 mA, C <sub>REG</sub> = 0.47 $\mu$ F where V <sub>REG</sub> = 2.5 V | 2.425 | 2.5 | 2.575 | V    |
|                               |                                           | VDD ≥ 4 V, I <sub>REG</sub> = 0 $\mu$ A to 1 mA, C <sub>REG</sub> = 0.47 $\mu$ F where V <sub>REG</sub> = 1.8 V | 1.746 | 1.8 | 1.854 | V    |
| I <sub>REG</sub>              | REG Current Output                        | $VDD \ge 4 V, C_{REG} = 0.47 \ \mu F$                                                                           | 0     |     | 1     | mA   |
| I <sub>REG_</sub><br>SC_Limit | REG Output Short<br>Circuit Current Limit | REG = $V_{SS}$ , $C_{REG}$ = 0.47 $\mu$ F                                                                       | 4     |     |       | mA   |
| R <sub>REG_PD</sub>           | REG pull-down resistor                    | REG is disabled                                                                                                 | 20    | 30  | 45    | kΩ   |
| Regulated                     | Supply Output Enable, RE                  | G_EN                                                                                                            |       |     |       |      |
| V <sub>IH</sub>               | High-level Input                          |                                                                                                                 | 1.6   |     |       | V    |
| VIL                           | Low-level Input                           |                                                                                                                 |       |     | 0.4   | V    |
| I <sub>LKG</sub>              | Input Leakage Current                     | V <sub>IH</sub> < 6 V                                                                                           |       |     | 0.1   | μA   |
| Regulated                     | Supply Undervoltage Self-                 | disable                                                                                                         |       |     |       |      |
| V <sub>UVREG</sub>            | Undervoltage detection                    | Factory Configuration: 2.0 V to 2.8 V in 50 mV steps, $T_A = 25 ^{\circ}\text{C}$                               | -50   |     | 50    | mV   |
| V <sub>UVHYS</sub>            | Undervoltage Detection<br>Hysteresis      |                                                                                                                 | 250   | 300 | 400   | mV   |
| t <sub>UVDELAY</sub>          | Undervoltage Detection<br>Delay           |                                                                                                                 | 4.5   | 6   | 7.5   | s    |
| V <sub>UVQUAL</sub>           | Cell voltage to qualify for UV detection  |                                                                                                                 |       | 0.5 |       | V    |



### 8.6 Typical Characteristics





### **Typical Characteristics (continued)**



TEXAS INSTRUMENTS

### 9 Detailed Description

### 9.1 Overview

The bq2960xy and bq2961xy are second-level overvoltage (OV) protectors with a regulated output. Each cell is monitored independently by comparing the actual cell voltage to an overvoltage threshold  $V_{OV}$ . The overvoltage threshold is preprogrammed at the factory with a range between 3.85 V to 4.65 V.

The regulated output is enabled unless any of the cell voltages fall below the  $V_{UVREG}$  threshold. This threshold is preprogrammed at the factory with a range between 2 V to 2.8 V. For bq2960xy family, an external control pin, REG\_EN, is available to enable or disable the regulated output in addition to the  $V_{UVREG}$  detection.

| Table 1 | Programmable | Parameters |
|---------|--------------|------------|
|---------|--------------|------------|

| OVERVOLTAGE RANGE (V)     | OVERVOLTAGE DELAY (s) | UNDERVOLTAGE RANGE (V)   | REGULATOR (V) |
|---------------------------|-----------------------|--------------------------|---------------|
| 3.85 to 4.6 in 50 mV step | 3, 4, 5.5, 6.5        | 2.0 to 2.8 in 50 mV step | 1.8, 2.5, 3.3 |

### 9.2 Functional Block Diagram







### **Functional Block Diagram (continued)**



Figure 10. bq2961xy Block Diagram

### 9.3 Feature Description

### 9.3.1 Pin Details

### 9.3.1.1 Input Sense Voltage, Vx

These inputs sense each battery cell voltage. A series resistor and a capacitor across the cell for each input is required for noise filtering and stable voltage monitoring.

### 9.3.1.2 Output Drive, OUT

This terminal serves as the fault signal output in Active High.

### 9.3.1.3 Supply Input, VDD

This terminal is the unregulated input power source for the device. A series resistor is connected to limit the current, and a capacitor is connected to ground for noise filtering.

### 9.3.1.4 Regulated Supply Output, REG

This terminal is connected to an external capacitor and provides a regulated supply to power a circuit such as a Real Time Clock integrated circuit, or functions requiring a well-regulated supply. Maximum current load on this pin cannot exceed 1 mA.



### **Feature Description (continued)**

The REG output has protection for overcurrent, using a current limit protection circuit, and also detects and protects for excessive power dissipation due to short circuit of the external load. This pin requires a ceramic  $1-\mu$ F capacitor connection to VSS for improved stability, noise immunity, and ESD performance of the supply output. This capacitor must be placed close to the REG and VSS pins for connection.

### 9.3.1.5 Regulated Supply Output Enable, REG\_EN (bq2960xy Only)

This terminal is a high voltage input drain to enable and disable the regulated supply output, REG terminal. When the VREG\_EN >  $V_{IH}$ , the REG terminal output is enabled including the cell undervoltage detection function to self-disable the regulated supply. When the VREG\_EN <  $V_{IL}$ , the REG terminal output, the cell undervoltage detection function and the regulated supply self-disable functions are disabled.

To keep the REG output enabled at all times, the recommendation is to connect the REG\_EN to the V1 termination. There is a 6-V clamp to protect the REG\_EN terminal from a high voltage input. By connecting REG\_EN to V1, the clamp circuit is not active.

When the REG output is enabled, VREG\_EN >  $V_{IH}$ , the REG output can be self-disabled if any of the cell voltages are <  $V_{UVREG}$ . The self-disable function is used to reduce power consumption when the battery pack is deeply depleted.

### 9.3.2 Overvoltage Sensing for OUT

In the bq296xxx device, each cell is monitored independently. Overvoltage is detected by comparing the actual cell voltage to a protection voltage reference,  $V_{OV}$ . If any cell voltage exceeds the programmed OV value, an internal timer circuit is activated. This timer circuit causes a factory pre-programmed fixed delay before the OUT terminal goes from inactive to active state.



Figure 11. Timing for Overvoltage Sensing for OUT

### 9.3.3 Regulated Output Voltage and REG\_EN Pin

There are three factory-preprogrammed options for the regulated output voltage, 3.3 V, 2.5 V, and 1.8 V. At power up, the regulated output is on by default. If any cell voltage is below  $V_{UVREG}$  at device power up, the regulated output will remain on until the  $t_{UV_DELAY}$  time has passed, the regulated out turns off after the delay time.

During discharge, if any cell voltage falls below the  $V_{UVREG}$  threshold for  $t_{UV_DELAY}$  time, the regulated output is self-disabled. The regulated output turns on again when all the cell voltages are above  $V_{UVREG} + V_{UVHYS}$ .



### Feature Description (continued)



Figure 12. REG Output Timing

For bq2960xy family, an external REG\_EN pin is available to enable and disable the regulated output function. To enable both the regulated output and the undervoltage self-disable features, the REG\_EN pin must be above  $V_{IH}$ . A microcontroller can be used to control the REG\_EN pin. Alternatively, connecting the REG\_EN pin to the bottom cell is another option to enable the regulated output function always.

### Feature Description (continued)





Figure 13. bq2960xy Application Schematic

### 9.4 Device Functional Modes

### 9.4.1 NORMAL Mode

When all of the cell voltages are below the V<sub>OV</sub> threshold AND above V<sub>UVREG</sub> threshold, the device operates in NORMAL mode. The device monitors the differential cell voltages connected across (V1–VSS), (V2–V1), (V3–V2), and (V4–V3). The OUT pin is inactive in this mode. The regulated output is always enabled for bq2961xy. For bq2960xy, the regulated output is on only if the voltage on the REG\_EN pin is above V<sub>IH</sub>.

### 9.4.2 OVERVOLTAGE Mode

OVERVOLTAGE mode is detected if any of the cell voltages exceed the overvoltage threshold,  $V_{OV}$ , for configured OV delay time. The OUT pin is activated after a delay time preprogrammed at the factory. The OUT pin will pull high internally. Then an external FET is turned on, shorting the fuse to ground, which allows the battery and/or charger power to blow the fuse. When all of the cell voltages fall below ( $V_{OV} - V_{HYS}$ ), the device returns to NORMAL mode. The regulated output (if enabled) remains on in this mode.



### **Device Functional Modes (continued)**

### 9.4.3 UNDERVOLTAGE Mode

The UNDERVOLTAGE mode is detected if any of the cell voltage across (V1–VSS), (V2–V1), (V3–V2), or (V4–V3) is below the  $V_{UVREG}$  threshold for  $t_{UV\_DELAY}$  time. In this mode, the regulated output is disabled. To return to the NORMAL mode, all the cell voltages must be above ( $V_{UVREG} + V_{UVHYS}$ ).

For a low cell configuration,  $V_n$  pin may be shorted to the  $(V_{n-1})$  pin. The device ignores any differential cell voltage below  $V_{UVQUAL}$  threshold for undervoltage detection.

### 9.4.4 CUSTOMER TEST MODE

The Customer Test Mode (CTM) helps to reduce test time for checking the overvoltage delay-timer parameter once the circuit is implemented into the battery pack. To enter CTM, the VDD pin should be set at least 10 V higher than V3 (see Figure 14). The delay timer is greater than 10 ms, but considerably shorter than the timer delay in normal operation. To exit CTM, remove the VDD to VC3 voltage differential of 10 V, so that the decrease in the value automatically causes an exit.

**CAUTION** Avoid exceeding any Absolute Maximum Voltages on any pins when placing the device into CTM. Also avoid exceeding Absolute Maximum Voltages for the individual cell voltages (V3–V2), (V2–V1) and (V1–VSS). Stressing the pins beyond the rated limits may cause permanent damage to the device.

Figure 14 shows the timing for the Customer Test Mode.



Figure 14. Timing for Customer Test Mode

Figure 15 shows the measurement for current consumption of the product for both VDD and Vx.



Figure 15. Configuration for Integrated Circuit Current Consumption Test

### **10** Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### **10.1** Application Information

The bq2960xy and bq2961xy devices are a family of second-level protectors used for overvoltage protection of the battery pack in the application. A regulated output is available to drive a small circuit with maximum  $I_{REG}$  loading. The device OUT pin is active high, which drives a NMOS FET that connects the fuse to ground in the event of a fault condition. This provides a shorted path to use the battery and/or charger power to blow the fuse and cut the power path.

### **10.2 Typical Application**

Figure 13 shows the recommended reference design components.



Figure 16. Application Schematic

### 10.2.1 Design Requirements

NOTE

Changes to the ranges stated in Table 2 will impact the accuracy of the cell measurements.

### **Table 2. Parameters**

| PARAMETER                          | EXTERNAL COMPONENT | MIN  | NOM  | MAX  | UNIT |
|------------------------------------|--------------------|------|------|------|------|
| Voltage monitor filter resistance  | R <sub>IN</sub>    | 900  | 1000 | 4700 | Ω    |
| Voltage monitor filter capacitance | C <sub>IN</sub>    | 0.01 | 0.1  | 1.0  | μF   |
| Supply voltage filter resistance   | R <sub>VD</sub>    | 0.1  | —    | 1    | KΩ   |
| Supply voltage filter capacitance  | C <sub>VD</sub>    | —    | 0.1  | 1.0  | μF   |
| REG output capacitance             | C <sub>REG</sub>   | 0.47 | 1    | _    | μF   |

### NOTE

The device is calibrated using an R<sub>IN</sub> value = 1 k $\Omega$ . Using a value other than the recommended value changes the accuracy of the cell voltage measurements and V<sub>OV</sub> trigger level.



#### 10.2.2 Detailed Design Procedure

### NOTE

The device VSS must be connected first during PCB test or cell attachment. Failure to do so can damage the REG pin.

- 1. If VSS pin cannot be connected first, it is required to add a resistor of a minimum of 5 ohms to a maximum of 10 ohms (a 5-ohm resistor is used in the reference schematic, Figure 17) in series with the REG capacitor. When VSS is floating, the REG capacitor always charges up to the VDD voltage. When VSS is finally connected, the REG capacitor will be discharged. Adding a small resistor in series reduces the current strength and avoids any potential damage to the REG pin. The 5-ohm resistor can be placed in series with the REG connect circuit (as shown in Figure 17) or in series of the REG capacitor (as shown in Figure 18). Placing the resistor in series with the REG circuit results in a small drop of VREG (for example: max loading of 1 mA with a 5-ohm resistor will drop 5 mV on VREG), but such a connection can protect again rush current discharge from both REG capacitor or external filter capacitor connected to the REG pin. Placing the resistor in series with the REG capacitor is an alternative to avoid additional drop in VREG if the filer capacitor used by the external circuit is much smaller than the REG capacitor.
- 2. After VSS is connected, the device allows random cell connect to the Vx pin.
- 3. Cell should be connected to the lower  $V_n$  pin; the unused  $V_n$  pin should be shorted to the  $(V_{n-1})$  pin. See Figure 17 for details.



Figure 17. 3-Series bq2961xy Schematic

4. A zener diode can be added to the REG pin to VSS as shown in Figure 18. This is recommended to protect the circuit connected to the REG pin if floating VSS in the field is a risk concern. When VSS is floating (during cell connection when VSS is not connected first or in system fault with BAT- wire broken), the REG voltage always pulls up to VDD. In a 4-S configuration, the REG voltage can reach approximately 16 V with VSS floating. Adding a zener diode clamps the REG voltage to a safe level for the external circuits connected to the REG pin. Having the zener diode can also protect the external circuits if REG pin is shorted to OUT pin or any other high-voltage output terminal. If a zener diode is used, it is recommended to put the diode on the battery side with the bq296xxx device to allow protection on both the REG pin as well as the circuit connected to REG under floating VSS condition. The resistor in series with the REG pin is not required in this case.







5. For 2- to 3-series applications, if an external control for the regulated output is required, select the bq2960xy family. Otherwise, select the bq2961xy family.

# 10.2.3 Application Curves





### 10.2.4 Other Schematics





Figure 23. bq2960xy Schematic with REG Output Always Enabled





Figure 24. bq2961xy Schematic

NOTE

### **11 Power Supply Recommendations**

The maximum power is 15 V for bq2960xy and 20 V for bq2961xy on VDD.

Connect VSS first during power up.

### 12 Layout

### 12.1 Layout Guidelines

Use the following layout guidelines.

- 1. Ensure the RC filters for the Vx pins and VDD pin are placed as close as possible to the target terminal, reducing the tracing loop area.
- 2. The capacitor for REG should be placed close to the device terminals.
- 3. Ensure the trace connecting the fuse to the gate, source of the NFET to the Pack- is sufficient to withstand the current during a fuse blown event.

### 12.2 Layout Example







### **13** Device and Documentation Support

### 13.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 13.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 13.3 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 13.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



29-Jan-2016

# PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| BQ296103DSGR     | ACTIVE  | WSON         | DSG     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 110   | 6103           | Samples |
| BQ296103DSGT     | ACTIVE  | WSON         | DSG     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 110   | 6103           | Samples |
| BQ296106DSGR     | PREVIEW | WSON         | DSG     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 110   | 6106           |         |
| BQ296106DSGT     | PREVIEW | WSON         | DSG     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 110   | 6106           |         |
| BQ296107DSGR     | PREVIEW | WSON         | DSG     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 110   | 6107           |         |
| BQ296107DSGT     | PREVIEW | WSON         | DSG     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 110   | 6107           |         |
| BQ296111DSGR     | PREVIEW | WSON         | DSG     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 110   | 6111           |         |
| BQ296111DSGT     | PREVIEW | WSON         | DSG     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 110   | 6111           |         |
| BQ296112DSGR     | PREVIEW | WSON         | DSG     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 110   | 6112           |         |
| BQ296112DSGT     | PREVIEW | WSON         | DSG     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 110   | 6112           |         |
| BQ296113DSGR     | PREVIEW | WSON         | DSG     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 110   | 6113           |         |
| BQ296113DSGT     | PREVIEW | WSON         | DSG     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 110   | 6113           |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.



29-Jan-2016

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ296103DSGR                | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ296103DSGT                | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ296107DSGR                | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

29-Jan-2016



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ296103DSGR | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| BQ296103DSGT | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| BQ296107DSGR | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-Leads (QFN) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

E. Falls within JEDEC MO-229.



# DSG (S-PWSON-N8)

### PLASTIC SMALL OUTLINE NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



DSG (S-PWSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated